S6J3310 Series
S6J3320 Series
S6J3330 Series
S6J3340 Series
32-bit Microcontroller
Traveo Family
Cypress Semiconductor Corporation 198 Champion Court San Jose, CA 95134-1709 408-943-2600
Document Number: 002-10635 Rev. *H Revised April 17, 2018
The Traveo family expands the company’s automotive applications, scalability and high performance into one line-up and at the
same time adds new features to fulfill the latest requirements of the automotive industry. Based on the powerful Arm® Cortex®- R5F
core in single operations, it offers state-of-the-art real time performance, safety and security features. The family supports the latest
in-car networks and offers high performance graphics engines optimized for a minimum memory footprint and embeds dedicated
features to increase data security in the car.
S6J3310/20/30/40 is a microcontroller series for instrument clusters with small thin-film transistor (TFT) displays.
Features
System
32-bit Arm Cortex-R5F CPU core at up to 240 MHz
General purpose I/O port: up to 148
12-bit A/D converter: up to 48 channels
External interrupt: up to 24 channels
Base timer: up to 32 channels
32-bit reload timer: up to 6 channels
32-bit free-run timer: 8 channels
Input capture unit: 12 channels
Output compare unit: 12 channels
Stepper motor controller (SMC): 6 Units
Built-in CR oscillator
Real-time clock
DMA controller: 16 channels
JTAG debug interface
Graphics and Display (optional)
2D graphic engine
RGB888
LCDup to 4 COM x 32 SEG
Communication
CAN-FD: up to 6 channels
Multi-function serial interface: up to 12 channels,
selectable protocol: UART, CSIO, LIN and I2C
Ethernet AVB MAC (optional)
MediaLB (optional)
Automotive Remote Handler for APIX® (optional)
Memory
HyperBus™ Memory interface
DDR High Speed SPI
External BUS interface
Multimedia (optional)
I2S input/output: 2 channels
PCM to PWM output unit
Sound mixer: 1 unit x 10 inputs
Stereo audio DAC
Security and Safety
Secure Hardware Extension – SHE
Safety features, such as MPU, TPU, ECC and others
CRC generator: 1 channel
Watchdog timer with window function
Low voltage detector
Clock supervisor for all source clocks
Applications
Instrument cluster
Document Number: 002-10635 Rev. *H Page 2 of 322
S6J3310/20/30/40 Series
Table of Contents
Features ................................................................................................................................................................................... 1
Applications ............................................................................................................................................................................ 1
1. Overview ............................................................................................................................................................................ 4
1.1 Overview ....................................................................................................................................................................... 4
1.2 Document Definition ...................................................................................................................................................... 4
2. Function List ..................................................................................................................................................................... 5
2.1 Function List .................................................................................................................................................................. 5
2.2 Optional Function .......................................................................................................................................................... 7
2.2.1 Basic Option ................................................................................................................................................................... 7
2.2.2 ID ................................................................................................................................................................................... 8
2.2.3 Restriction ...................................................................................................................................................................... 8
3. Product Description ........................................................................................................................................................ 10
3.1 Overview ..................................................................................................................................................................... 10
3.2 Product Description ..................................................................................................................................................... 10
3.2.1 Ethernet ....................................................................................................................................................................... 15
4. Package and Pin Assignment ........................................................................................................................................ 16
4.1 Pin Assignment ........................................................................................................................................................... 16
4.1.1 TEQFP-208 Pin Assignment ........................................................................................................................................ 16
4.1.2 TEQFP-176 Pin Assignment ........................................................................................................................................ 20
4.1.3 TEQFP-144 Pin Assignment ........................................................................................................................................ 24
4.2 Package Dimensions ................................................................................................................................................... 28
4.2.1 TEQFP208 ................................................................................................................................................................... 28
4.2.2 TEQFP176 ................................................................................................................................................................... 29
4.2.3 TEQFP144 ................................................................................................................................................................... 30
5. IO Circuit Type................................................................................................................................................................. 32
5.1 I/O Circuit Type ........................................................................................................................................................... 32
5.2 Note ............................................................................................................................................................................. 37
6. Port Description .............................................................................................................................................................. 38
6.1 Port Description List .................................................................................................................................................... 38
6.2 Remark ........................................................................................................................................................................ 59
7. Port Configuration .......................................................................................................................................................... 60
7.1 Resource Input Configuration Module ......................................................................................................................... 60
7.1.1 RIC (S6J3310) ............................................................................................................................................................. 60
7.2 Port Output Function Configuration ........................................................................................................................... 149
7.2.1 Standard Configuration (S6J3310) ............................................................................................................................. 149
8. Precautions and Handling Devices ............................................................................................................................. 160
8.1 Handling Precautions ................................................................................................................................................ 160
8.1.1 Precautions for Product Design.................................................................................................................................. 160
8.1.2 Precautions for Package Mounting ............................................................................................................................ 161
8.1.3 Precautions for Use Environment ............................................................................................................................... 162
8.2 Handling Devices ...................................................................................................................................................... 163
9. Electric Characteristics ................................................................................................................................................ 165
9.1 Electrical Characteristics ........................................................................................................................................... 165
9.1.1 Absolute Maximum Rating ......................................................................................................................................... 165
9.1.2 Recommended Operating Condition .......................................................................................................................... 170
9.1.3 DC Characteristics ..................................................................................................................................................... 173
Document Number: 002-10635 Rev. *H Page 3 of 322
S6J3310/20/30/40 Series
9.1.4 AC Characteristics ..................................................................................................................................................... 185
9.1.5 A/D Converter ............................................................................................................................................................ 255
9.1.6 Audio DAC ................................................................................................................................................................. 259
9.1.7 FLASH Memory .......................................................................................................................................................... 262
10. Acronyms ...................................................................................................................................................................... 263
11. Ordering Information .................................................................................................................................................... 265
12. Appendix ........................................................................................................................................................................ 266
12.1 Application 1: JTAG Tool Connection ........................................................................................................................ 266
13. Major Changes .............................................................................................................................................................. 267
Document History ............................................................................................................................................................... 320
Sales, Solutions, and Legal Information ........................................................................................................................... 322
Document Number: 002-10635 Rev. *H Page 4 of 322
S6J3310/20/30/40 Series
1. Overview
1.1 Overview
S6J3310/20/30/40 is a microcontroller series which is to be applied to automotive systems representative of a graphical cluster
control unit on a dashboard.
1.2 Document Definition
The related documents of S6J3310/20/30/40 are the followings.
Table 1-1: Document Definition
Document Type
Definition
Primary User
Document Code
S6J3310/20/30/40
Datasheet
This document.
The function and its characteristics
are specified quantitatively.
Investigator and hardware
engineer
002-10635
S6J3300 Hardware
Manual
S6J3300 Series 32-bit Microcontroller
Traveo™ Family Hardware Manual
The function and its operation of
S6J3300 series are described.
Software engineer
002-10185
TraveoTM Platform
Hardware Manual
32-Bit Microcontroller Traveo™
Family S6J33xx, S6J34xx, S6J35xx
Series Hardware Manual Platform
Part
The function and its operation of CPU
core platform are described.
Software engineer
002-07884
Application Note
The reference software, sample
application, the reference board
design and so on are explained.
Software and hardware engineer
002-03898
002-04455
002-04446
002-09716
002-04452
002-04096
002-12061
002-02495
Notes:
Refer all documents for the system development.
"Primary user" is a most likely engineer for whom the document is the most useful.
The description of the datasheet and the S6J3300 Hardware Manual should precede the duplicated description of TraveoTM
Platform Hardware Manual.
TraveoTM Platform Hardware Manual is expected to be used as dictionary of platform specification.
Document Number: 002-10635 Rev. *H Page 5 of 322
S6J3310/20/30/40 Series
2. Function List
2.1 Function List
The table shows the functions which are implemented in S6J3310/20/30/40 series.
Table 2-1: Function List
S6J3310
S6J3320
S6J3330
S6J3340
Remarks
CPU core
Arm Cortex R5F
FPU
Available
PPU
Available
MPU
Available
TPU
Available
Endian
Little endian
Core clock frequency
240 MHz
HPM bus frequency
200 MHz
LLPM bus frequency
240 MHz
Resource clock frequency
80 MHz (Max)
Embedded CR oscillation
Slow clock:100 kHz,
Fast clock: 4 MHz
(Center frequency)
See 9.1.4.1
PLL
PLL0, 1, 2, 3
SSCG PLL
SSCG0, 1, 2, 3
Clock supervisor
Available
DMA
16 ch
Boot-ROM
16 Kbyte
JTAG
Available
Data cache
16 Kbyte
Instruction cache
16 Kbyte
Program FLASH
Option
See 2.2.1
Work FLASH
112 Kbyte
TCRAM
128 Kbyte
System SRAM
384 Kbyte
Backup RAM
32 Kbyte
Security (SHE)
Option
Low latency interrupt
Available
Power domain
5 domains
External power supply
5 V (VCC5, VCC53),
3 V (VCC3, VCC53),
1.2 V (VCC12)
Embedded LDO power supply
for 5.0 V
Available
Low voltage detection of
external power supply
Available
Low voltage detection of
internal LDO output
Available
Hardware watchdog timer
Available
Software watchdog timer
Available
Package
Option
See 2.2.1
AUTOSAR
AUTOSAR 4.0.3
General Purpose I/O
Option
See 2.2.3
Up/down counter
2 ch
I/O timer
(FRT 5 ch x ICU 6 ch x OCU 6 ch) + (FRT 3 ch x ICU 6 ch x OCU 6
ch)
32bit Reload timer
6 ch
Real time clock
Available
Automatic calibration
Sound generator
5 ch
Sound waveform generator
1 unit x 5 outputs
No
See 2.2.1
1 unit x 10 inputs
No
See 2.2.1
Document Number: 002-10635 Rev. *H Page 6 of 322
S6J3310/20/30/40 Series
S6J3310
S6J3320
S6J3330
S6J3340
Remarks
1 unit (L and R)
No
See 2.2.1
1 unit (L and R)
No
See 2.2.1
Base timer
16 units (32 ch)
Stepping motor controller
(SMC)
For 6 gauges
12bit-A/D converter
2 unit - 48 input ports (Max)
See 2.2.3
CRC
4 units
Programmable CRC
1 unit
Source clock timer
4 ch
NMI
Available
External interrupt
24 ch
Internal interrupt
512 vectors
I2S
2 ch
1 ch
One only supports
an output as a
function of the sound
system.
DDR HSSPI
1 ch
A type of Quad SPI
Hyper BUS
1 ch
See the AC
specification on
9.1.4.17.
Multi-function serial interface
12 ch
CAN-FD
6 ch
CAN-FD RAM (ECC
supported)
16 KB/ch
It equivalents to 128 message buffer per channel of MCAN module
1 unit
No
See 2.2.1
1 unit
No
See 2.2.1
LCD controller
4 COM x 32 SEG (Max)
See 2.2.3
Indicator PWM
1 ch
MPU for AHB
1 unit
MPU for AXI
1 unit
Graphic engine clock
80 MHz (Max)
Graphic AXI clock
80 MHz (Max)
Display clock
25 MHz
Display clock source
Graphic display controller clock or external clock
Target resolution
WQVGA 480 x 272
Target frame rate
60 fps
Number of display outputs
1 output
TTL output (RGB888)
Option
See 2.2.1
2D Graphic engine
1 unit
2D Driver API
CYPRESS proprietary
External BUS
1 ch
1 unit (2 ch)
No
See 2.2.1
Notes:
The options are described in 2.2.
Document Number: 002-10635 Rev. *H Page 7 of 322
S6J3310/20/30/40 Series
2.2 Optional Function
2.2.1 Basic Option
The figure shows the optional function and the part number relations of the series.
Figure 2-1: Option and Part Number for S6J3310/20/30/40 Series
Notes:
This table only shows the relations between the optional function and the part numbers. That is, all products are not
necessarily available for orders. See 11, and confirm actual availabilities of products.
The sound system is composed of the sound waveform generator, the sound mixer, the audio DAC, PCM-PWM, and I2S0.
S 6 J 3 x x x x x x x
Digit
D
E
Digit SHE MK_CEER* VCC DVCC
S5V
A
B3V
U5V
C
D3V
T5V
E
F3V
V5V
G
H3V
Digit Pin Count
H144pin
J176pin
K208pin
Program Work Main Backup
E4,160KB 112KB 512KB 16+16KB
D3,136KB 112KB 512KB 16+16KB
C2,112KB 112KB 512KB 16+16KB
B1,600KB 112KB 512KB 16+16KB
Digit Graphic Ethernet MediaLB
Sound
System
ARH for
APIX
1Yes Yes Yes Yes Yes
2Yes Yes Yes Yes -
3Yes Yes Yes - -
4Yes - - - -
3V
ON
Selectable
5V
3V
OFF
5V
Identifer: Automotive MCU
* Chip Erase Enable Register
Pin count:
Memory size:
Digit
Flash
RAM
Function:
Product series
Revision:
Option:
ON
Fixed to
Enable
Fixed TCFLASH Sector Write Permission and Data Retention after Reset
5V
3V
OFF
5V
3V
Fixed Stabilization time for sub oscillator
C
Leakage current improvement
Fixed Operation frequency of embedded Program Flash and CPU,
Description
x
3
x
x
x
x
Ordering options 7 digit
Document Number: 002-10635 Rev. *H Page 8 of 322
S6J3310/20/30/40 Series
2.2.2 ID
ID is specified for each function digit and revision which is defined at Figure 2-1.
Function Digit
Revision
Chip ID
JTAG ID
S,U,T,V
C
0x10122100
0x1000B5CF
D, E
0x10122200
A,C,E,G
C
0x10128100
D, E
0x10128200
B,D,F,H
C
0x10120100
D, E
0x10120200
2.2.3 Restriction
Some functions have restrictions which depend on package pin counts.
Table 2-2: Pin Restriction
Function
TEQFP176
TEQFP144
Analog input port (12bit-
ADC)
-
AN4~7, AN10~11,
AN14~15,
AN25~26, AN28~30,
SEG port of LCD controller
-
SEG0~3
SEG5~8
General Purpose I/O
P4_00 ~ P4_31
P4_00 ~ P4_31
P3_00 ~ P3_31
CAN
RX0_2, TX0_2
RX1_0, TX1_0
RX1_1, TX1_1
RX2_0, TX2_0
RX2_1, TX2_1
RX3_2, TX3_2
RX0_1, TX0_1
RX0_2, TX0_2
RX1_0, TX1_0
RX1_1, TX1_1
RX2_0, TX2_0
RX2_1, TX2_1
RX3_1, TX3_1
RX3_2, TX3_2
RX5_1, TX5_1
RX6_1, TX6_1
BaseTimer
-
PPG4/5/6/7/8/9_TOUT0_1
PPG4/5/6/7/8/9_TOUT2_1
PPG10/11/12/13/15_TOUT0_1
PPG10/11/12/13/14/15_TOUT2_1
PPG0/1/2/3/4/5_TIN1_1
PPG6/7/8/9/10/11_TIN1_1
PPG12/13/14/15_TIN1_1
ExtBus
-
MDQM1
MAD15~21
MDATA8~15
Document Number: 002-10635 Rev. *H Page 9 of 322
S6J3310/20/30/40 Series
Function
TEQFP176
TEQFP144
External Interrupt
EINT1_4, EINT1_5
EINT2_1, EINT2_2
EINT3_2, EINT4_2
EINT5_4, EINT5_5
EINT6_4, EINT7_1
EINT7_4, EINT8_4
EINT8_5, EINT9_1
EINT10_1, EINT10_4
EINT10_5, EINT13_2
EINT13_3, EINT14_2
EINT14_3, EINT15_3
EINT16_1, EINT16_3
EINT16_4, EINT19_4
EINT20_3, EINT21_3
EINT22_1, EINT22_3
EINT23_3, EINT23_4
EINT0_4, EINT1_1
EINT1_4, EINT1_5
EINT2_1, EINT2_2
EINT2_4, EINT3_1
EINT3_2, EINT3_4
EINT4_2, EINT4_4
EINT5_4, EINT5_5
EINT6_1, EINT6_4
EINT7_1, EINT7_4
EINT8_1, EINT8_4
EINT8_5, EINT9_1
EINT9_2, EINT10_1
EINT10_2, EINT10_4
EINT10_5, EINT11_2
EINT11_5, EINT12_1
EINT12_2, EINT12_5
EINT13_2, EINT13_3
EINT13_5, EINT14_1
EINT14_2, EINT14_3
EINT14_5, EINT15_2
EINT15_3, EINT16_1
EINT16_2, EINT16_3
EINT16_4, EINT16_5
EINT17_1, EINT17_3
EINT17_5, EINT18_1
EINT18_3, EINT18_5
EINT19_1, EINT19_3
EINT19_4, EINT20_1
EINT20_2, EINT20_3
EINT21_1, EINT21_3
EINT22_1, EINT22_3
EINT23_3, EINT23_4
Notes:
See multiplexed functions on pin assignment sheet.
The optional restriction will be added without notification.
Document Number: 002-10635 Rev. *H Page 10 of 322
S6J3310/20/30/40 Series
3. Product Description
3.1 Overview
This chapter explains the product features of S6J3310/20/30/40 series. The description of this chapter should precede the
duplicated description on TraveoTM Platform Hardware Manual.
3.2 Product Description
The table shows features.
Table 3-1: Product Features
Feature
Description
Technology
40-nm CMOS technology with embedded FLASH
Fully automotive qualified according to ISO/TS 16949 and AEC-Q100
Developed according to ISO26262, safety target ASIL-B
Functional Safety
The product series has some functional safety features suited for ASIL-B application.
Peripherals
See function list.
Power Domain (PD)
See the TraveoTM Platform Hardware Manual and chapter STATE TRANSITION in detail.
The product series supports the power off control of PD1, PD2 (including PD3 and 5), PD4_0,
PD4_1 and PD6.
The power domain resets of PD3 and PD5 included in PD2 are not supported in the product series,
and "0" is always read from the reset factor flags of them.
This series doesn't support partial wakeup for PD6.
Debug and Trace
See the TraveoTM Platform Hardware Manual in detail.
Standard 5-pin JTAG interface
4 kB Embedded Trace Buffer
4-bit trace support for TEQFP package.
System Control
See the TraveoTM Platform Hardware Manual in detail.
Main and sub oscillator is available.
A wide range of 3.6 - 16MHz is available for main oscillator
32KHz is available for sub oscillator
Sub clock is enable/disable by register settings
Clock
See the TraveoTM Platform Hardware Manual in detail.
CLK_CLKO (Clock Output Function) is supported.
Main Oscillation Stabilization Wait Time (at 4 MHz):8.19ms (Initial value)
Embedded CR oscillation
See the TraveoTM Platform Hardware Manual in detail.
Stabilization time is as followings.
0.35 ms to 0.8 ms for 4 MHz (Fast clock)
0.43 ms to 1.28 ms for 100 kHz (Slow clock)
Clock Supervisor
See the TraveoTM Platform Hardware Manual in detail.
This product series doesn’t support clock supervisor output port. (Related register and internal
circuit is implemented.)
Reset
RSTX pin + MD pin simultaneous assert INITX (Same as INITX pin input)
Occurrence factor: Simultaneously inputting “L” level to RSTX pin and inputting “L” level to MD
pin
Release factor: Inputting “H” level to RSTX pin
See the TraveoTM Platform Hardware Manual in detail.
Following resets are not mounted on this device.
SRSTX (and nSRST pin)
The product series does not support EX5VRST and writing EX5VRSTCNT bits in
SYSC0_SPECFGR has no effect.
Document Number: 002-10635 Rev. *H Page 11 of 322
S6J3310/20/30/40 Series
Feature
Description
Hardware watchdog
See the TraveoTM Platform Hardware Manual in detail.
Hardware watchdog function stops during PSS mode. In the related register of HWDG_CFG, the
bit
ALLOWSTOPCLK is always read as 1 (HWDG_CFG.ALLOWSTOPCLK = 1).
The product series doesn’t support Watchdog Counter Monitor Output port. (Related register and
internal circuit is implemented.)
Standby mode
See the TraveoTM Platform Hardware Manual in detail.
Standby mode with 5 V (or 3 V) single external power supply is available.
Turning off the 1.2 V external power supply in standby mode is available.
The long term pulse of the indicator PWM can be outputted during RTC Standby mode.
PLL / SSCG PLL
See the TraveoTM Platform Hardware Manual in detail.
Use case assumption is following.
PLL
Sound system clock
Sound frequency master clock
Peripherals
Display clock
Trace clock
SSCG
CPU core
GDC core
Hyper BUS
DDR-HSSPI
Product supports down spread and center spread modes with the conditions defined in 9.1.4.3
Internal Clock Timing (S6J3310).
External Interrupts
See the TraveoTM Platform Hardware Manual in detail.
NMI
See the TraveoTM Platform Hardware Manual in detail.
1 NMI pin.
Memory Protection
MPU16 AHB: See the TraveoTM Platform Hardware Manual in detail.
MPU for AXI: ch.0
MPU for AHB: ch.1
Additional MPU for Graphic sub system, MediaLB and Ethernet AVB. They are described on the
chapter of MPU for AHB and MPU for AXI
To configure Lock or Unlock for both MPUXn_UNLOCK and MPUHn_UNLOCK,
− Lock: 0x112ABB56
− Unlock: 0xACCABB56
Peripheral Protection
See the TraveoTM Platform Hardware Manual in detail.
Protected peripherals are described in the base address map.
Internal Memories
System SRAM
384 KByte
1 wait cycle is necessary for RAM read at over 120MHz.
Internal Memories
TCRAM
128 KByte
Internal Memories
Backup RAM
32 KByte
Backup RAM can only be operated in RUN mode (normal operation mode). In other mode the
memory content should be retained, but it cannot be operated. SLEEP control for Backup RAM
is not supported and cannot be used.
Document Number: 002-10635 Rev. *H Page 12 of 322
S6J3310/20/30/40 Series
Feature
Description
Embedded
Program/Work Flash
Memory
Embedded Program Flash can be accessed with 0-wait-cycle if CPU frequency is 80MHz or less.
0-wait-cycle: 80MHz or less.
1-wait-cycle: 160MHz or less.
2-wait-cycle: more than 160MHz.
Work Flash can be accessed with 0-wait-cycle if CPU frequency is 12.5MHz or less.
6-wait-cycle: 80MHz or less.
12-wait-cycle: 160MHz or less.
The wait-cycle setting see the TraveoTM Platform Hardware Manual in details.
The CLK_FCLK maximum frequency should be referred in 9.1.4.3.
Erase suspend is supported. Reading and writing to the other sector are possible when Flash
Erase is suspended.
Serial Flash programing and Parallel Flash programing are supported.
Margin mode is not supported.
Internal Power Domain
PD1: Always ON
PD2: Cortex R5F platform/ GDC/ additional peripherals
PD4: Backup RAM in Always On domain
PD6: Peripherals in Always On domain
* The chapter of the block diagram explains in detail.
Power Supply
5 V, and 3 V, 1.2 V external power supply is required.
Built in LDO provides internal power supply for Always On region (PD1).
1.2 V external power supply control pin is supported.
3 V external power supply could be controlled by GPIO.
There are constraints of power on/off sequence.
Low Voltage Detection
LVD for external voltage is supported.
LVD for internal voltage is supported.
See 9.1.4.11 and 9.1.4.12.
Low voltage detection for
RAM retention (RVD)
RVD for RAM retention is effective during the standby mode only. That is, it is only for the
Backup RAM of 32KB that the function is available.
Resource inter-connect
The output signal of some resources can be inputted to the other resource.
I/O Ports
5 V general purpose I/O
3 V general purpose I/O
Multi input level and multi output drivability
Pull-up, pull-down function is available.
Resource input and output is multiplexed.
+B input is allowed many pins of 3.3 V, 5 V and 3.3 V/5 V I/O domain.
A/D Converter
12 bit resolution, 2 unit (Unit0 is possible to select channels 4-31. Unit1 is possible to select
channels 32-63.)
48 channels of analog input for TEQFP208
48 channels of analog input for TEQFP176
35 channel of analog input for TEQFP144
24 channels of them are shared with the SMC for TEQFP208/176/144
External trigger and timer trigger are available.
The description of the A/D converter function should be referred in the S6J3300 Hardware
Manual. Though the chapter of I/O port in TraveoTM Platform Hardware Manual describes
another A/D converter function, do not refer it.
A/D Channel Control Register (ADC12Bn_CHCTRL0) [bit5:0] ANIN[5:0]: Analog Input Selection
bits.
This register setting is possible of channel 0-31 (the register value is 00_0000 to 01_1111).
CRC
See the TraveoTM Platform Hardware Manual in detail.
Programmable CRC
DMA support
Document Number: 002-10635 Rev. *H Page 13 of 322
S6J3310/20/30/40 Series
Feature
Description
Sound Generator
Produces sound/melody with varying frequency and amplitude for convenient duration
Square wave sound output
Automatic linear amplitude increment or decrement
Interrupt request generated when specified sound length has ended
Sound Waveform
generator
Sine waveform, saw-tooth waveform and Square waveform are generated with easy
configuration of the parameters which specified sound sources.
Fade-in and Fade-out control for reverberation.
Sound Mixer
The input channels of 0 - 4 are reserved for waveform generator.
Mixing different sampling frequency sounds.
Mixing Internal sounds and External I2S input sounds.
Saturating addition function for keeping sound quality.
Cut a specific frequency data by digital filter.
LPF is support by FIR filter.
Fade-in and Fade-out control.
PCM-PWM
Conversion of PCM audio streaming to Pulse Width Modulated signals.
Supports 2 output channels for stereo and mono data
Up to 16-bit output sample resolution
Support for half and full H-bridges
Audio DAC
The sound source of the fixed 48 kHz sampling frequency can be outputted.
1 unit, L/R channels support.
BTL connection is available.
I2S
2 ch.
I2S0 only supports the output of sound sources.
I2S1 supports both the input and the output.
Base Timer
See the TraveoTM Platform Hardware Manual in detail.
A unit consists of a pair of 16-bit base timers. 16 units, that is, 32 channels of base timers are
available.
Reload Timer
See the TraveoTM Platform Hardware Manual in detail.
I/O Timer
See the TraveoTM Platform Hardware Manual in detail.
Up/Down Counter
See the TraveoTM Platform Hardware Manual in detail.
Multi-Functional Serial
(MFS)
See the TraveoTM Platform Hardware Manual in detail.
Only 2 ports of MFS have the dedicated I/O for I2C.
See I2C timing in 9.1.4.6 Multi-Function Serial in detail.
The I2C is not designed to be hot swappable.
CTS/RTS is not mounted (hardware flow control is not supported for this series.)
CAN-FD
Flexible data rate is supported.
16 KB/ch of message RAM is available.
The clock output from CAN pre-scaler is supplied to every CAN. ECC error generation function
of the message RAM is not supported for this device. Therefore CAN FD ECC Error Insertion
Control Register (FDFECR) is not writeable.
Real Time Clock (RTC)
with auto-calibration
See the TraveoTM Platform Hardware Manual in detail.
DDR High Speed SPI
ch.0: HSSPI as a MCU peripheral
Hyper BUS I/F
ch.0: Hyper Bus as a MCU peripheral
The following register is not supported and cannot be used.
Controller Status Register (HYPERBUSIn_CSR)
Interrupt Enable Register (HYPERBUSIn_IEN)
Interrupt Status Register (HYPERBUSIn_ISR)
Write Protection Register (HYPERBUSIn_WPR)
Test Register (HYPERBUSIn_TEST)
GPO signal can only be used for "Internal Control example by GPO" in this product, that is, it can
select using HyperBus of PF or using HyperBus of Graphic Sub System.
Stepper Motor Control
(SMC)
Each channel has 6 motor drivers with high output capability
Document Number: 002-10635 Rev. *H Page 14 of 322
S6J3310/20/30/40 Series
Feature
Description
External Interrupt Capture
Unit (EICU)
See the TraveoTM Platform Hardware Manual in detail.
Ethernet AVB
10/100 Mbps
MII-Interface
Supports Audio-Video Bridging (AVB)
MediaLB
MOST50 (1024FS)
3 wires
Maximum 15 ch is available.
LCD Controller
TEQFP208: 4 com x 32 seg
TEQFP176: 4 com x 32 seg
TEQFP144: 4 com x 24 seg
LCDC pins are initialized with Reset. (Stop LCDC alternating current output)
Duty and Static of segment output is supported. (SEG23/ST0, SEG24/ST1, SEG25/ST2,
SEG26/ST3, SEG27/ST4, SEG28/ST5, SEG29/ST6, SEG30/ST7, SEG31/ST8)
SHE
See the TraveoTM Platform Hardware Manual in detail.
Source Clock Timer
See the TraveoTM Platform Hardware Manual in detail.
Graphics Subsystem
80 MHz maximum clock frequency
Variable setting about GDC clock. (Asynchronous with CPU clock)
480 x 272 pixels maximum frame resolution
Video modes up to 25 MHz pixel clock
RGB888,
Order replacement of RGB pins.
External BUS
TEQFP208: 22 bit address and 16 bit data
TEQFP176: 22 bit address and 16 bit data
TEQFP144: 15 bit address and 8 bit data
ARH
2 ch
This device does not have PHY macro and its function.
Power Supply Control
(PSC)
PSC (PSC_1) output is used for external 1.2 V power supply module control and automatically
switched with the following condition.
"High": Request to supply VCC12
- "Power ON Reset" is released
- CPU wakes up from PSS shutdown mode
"Low": Request to stop supplying VCC12
- CPU transfers from RUN mode to PSS shutdown mode.
For timing chart of output signals include PSC in detail, see the "S6J3300 Hardware Manual"
and chapter "State Transition"
Document Number: 002-10635 Rev. *H Page 15 of 322
S6J3310/20/30/40 Series
3.2.1 Ethernet
The following functions are not supported.
Functions
Remarks
Direct Memory Access Interface.
- partial store and forward
- force max amba burst tx/rc
- Priority Queueing (Screening)
External FIFO Interface
Additional Low Latency TX FIFO Interface for DMA configurations
MAC Transmit Block
- half-duplex
- collision
- back_pressure
MAC Filtering Block
- external address match
- VLAN tag
- Wakeup On Lan
IEEE 1588 and IEEE 802.1AS Support
MAC PFC Priority Based Pause Frame Support
Energy Efficient Ethernet support
LPI Operation in Cadence IP
802.1Qav Support – Credit Based Shaping
PHY Interface
- GMII
- SGMII
- TBI
10/100/1000 Operation
- 10 M
- 1000 M
SGMII Operation
Jumbo Frames
Physical Control Sub-Layer
Document Number: 002-10635 Rev. *H Page 16 of 322
S6J3310/20/30/40 Series
4. Package and Pin Assignment
4.1 Pin Assignment
Alphabets with pin numbers are signs specify I/O circuit type.
4.1.1 TEQFP-208 Pin Assignment
Figure 4-1: TEQFP-208 (S6J331xKyz *1)
*1: x, y, z are selected from the following parameters:
x: E, D, C, B (Memory Size)
y: S, A, B, U, C, D, T, E, F, V, G, H (Option)
z: C, D, E (Revision)
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
LCDD4
LCDD3
-
-
LCDD0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCS43_0
SCS42_0
LCDD2
LCDD1
SDA4
SCL4
-
-
SCS32_1
SCS31_1
-
-
-
-
-
-
-
SCS23_1
SCS22_1
SCS21_1
SCS20_1
SOT2_1
-
-
-
-
-
-
-
SCL12
-
-
-
-
SDA11
-
SCL11
-
-
-
-
-
SDA10
SCL10
-
-
-
-
-
SDA9
-
-
-
-
SCS41_0
SCS40_0
SOT4_0
SCK4_0
SIN4_0
SCS33_1
EINT20_5
EINT19_5
SCS30_1
SOT3_1
SCK3_1
SIN3_1
-
-
-
PPG14_TOUT0_1
PPG13_TOUT2_1
PPG13_TOUT0_1
PPG12_TOUT2_1
PPG12_TOUT0_1
-
-
-
-
-
-
SDA12
SCK12_0
SIN12_0
-
SCS111_0
SCS110_0
SOT11_0
-
SCK11_0
-
-
SIN11_0
-
SCS100_0
SOT10_0
SCK10_0
-
SIN10_0
SCS91_0
SCS90_0
-
SOT9_0
-
-
EINT3_6
EINT2_6
EINT1_6
EINT0_6
EINT23_5
EINT22_5
EINT0_0
EINT21_5
ADTRG1_2
ADTRG0_1
PPG12/13/14/15_TIN1_1
PPG15_TOUT2_1
PPG15_TOUT0_1
PPG14_TOUT2_1
-
-
-
EINT15_5
EINT14_5
EINT13_5
EINT12_5
EINT11_5
-
-
-
-
SCS120_0
-
SOT12_0
PPG12/13/14/15_TIN1_0
PPG15_TOUT2_0
-
PPG15_TOUT0_0
PPG14_TOUT2_0
PPG14_TOUT0_0
-
PPG13_TOUT2_0
-
-
PPG13_TOUT0_0
-
PPG12_TOUT2_0
PPG12_TOUT0_0
PPG6/7/8/9/10/11_TIN1_0
-
PPG11_TOUT2_0
PPG11_TOUT0_0
PPG10_TOUT2_0
-
PPG10_TOUT0_0
-
-
SEG18
SEG17
SEG16
SEG15
SEG14
SEG13
SEG12
SEG11
SEG10
SEG9
EINT18_5
EINT17_5
EINT16_5
EINT3_1
-
-
-
SEG4
SEG3
SEG2
SEG1
SEG0
SCK2_1
SIN2_1
-
-
EINT9_5
-
EINT7_5
EINT6_5
EINT23_0
-
EINT4_5
EINT3_5
EINT2_5
-
EINT0_5
-
-
EINT22_0
-
EINT22_4
EINT21_4
EINT20_4
-
EINT21_0
EINT18_4
EINT17_4
-
EINT15_4
-
-
MAD0
MDATA7
MDATA6
MDATA5
MDATA4
MDATA3
MDATA2
MDATA1
MDATA0
MCSX1
SEG8
SEG7
SEG6
SEG5
-
-
-
MCSX0
MDATA11
MDATA10
MDATA9
MDATA8
-
-
-
-
PWM2M5
-
PWM2P5
PWM1M5
PWM1P5
-
PWM2M4
PWM2P4
PWM1M4
-
PWM1P4
-
-
PWM2M3
-
PWM2P3
PWM1M3
PWM1P3
-
PWM2M2
PWM2P2
PWM1M2
EINT16_4
PWM1P2
-
-
DSP0_R6_0
DSP0_R5_0
DSP0_R4_0
DSP0_R3_0
DSP0_R2_0
DSP0_R1_0
DSP0_R0_0
DSP0_CLK_0
DSP0_VSYNC_0
DSP0_HSYNC_0
MDATA15
MDATA14
MDATA13
MDATA12
-
-
-
DSP0_EN_0
I2S0_SCK_1
I2S0_WS_1
I2S0_SD_1
I2S0_ECLK_1
EINT10_5
EINT2_1
-
-
AN63
EINT8_5
AN62
AN61
AN60
EINT5_5
AN59
AN58
AN57
EINT1_5
AN56
-
-
AN55
EINT23_4
AN54
AN53
AN52
EINT19_4
AN51
AN50
AN49
-
AN47
-
VSS
P2_19
P2_18
P2_17
P2_16
P2_15
P2_14
P2_13
P2_12
P2_11
P2_10
P3_31
P3_30
P3_29
P3_28
VCC53
VSS
VCC12
P2_09
P3_27
P3_26
P3_25
P3_24
P4_31
P4_30
DVCC
DVSS
P2_08
P4_29
P2_07
P2_06
P2_05
P4_28
P2_04
P2_03
P2_02
P4_27
P2_01
DVCC
DVSS
P2_00
P4_26
P1_31
P1_30
P1_29
P4_25
P1_28
P1_27
P1_26
P4_24
P1_25
DVCC
-
S
S
S
S
S
S
S
S2
S
S
S
S
S
S
-
-
-
S
S
S
S
S
Q
Q
-
-
P
Q
P
P
P
Q
P
P
P
Q
P
-
-
P
Q
P
P
P
Q
P
P
P
P
P
-
208
207
206
205
204
203
202
201
200
199
198
197
196
195
194
193
192
191
190
189
188
187
186
185
184
183
182
181
180
179
178
177
176
175
174
173
172
171
170
169
168
167
166
165
164
163
162
161
160
159
158
157
- - - - - - - - - - - - - VCC53 - 1 156 -DVSS - - - - - - - - - - - - -
- - - - - - - - LCDD5 EINT0_1 SEG19 MAD1 DSP0_R7_0 P0_00 S 2 155 P P1_24 AN46 PWM2M1 EINT14_4 PPG9_TOUT2_0 SCK9_0 SCL9 - - - - - - -
- - - - - LCDD6 ARH0_AIC1_TCKI ARH0_AIC1_DNCLK SIN1_0 EINT1_0 SEG20 MAD2 DSP0_G0_0 P0_01 S 3 154 P P1_23 AN45 PWM2P1 EINT20_0 PPG9_TOUT0_0 SIN9_0 - - - - - - - -
- - - - LCDD7 ARH0_AIC1_DNDATA1 ARH0_AIC1_TDA1 SCL1 SCK1_0 EINT4_1 SEG21 MAD3 DSP0_G1_0 P0_02 S 4 153 P P1_22 AN44 PWM1M1 EINT13_4 PPG8_TOUT2_0 TX6_0 SCS80_0 - - - - - - -
- - - - - LCDD8 ARH0_AIC1_dbg_out_1 SDA1 SOT1_0 EINT5_1 SEG22 MAD4 DSP0_G2_0 P0_03 S 5 152 P P1_21 AN43 PWM1P1 EINT19_0 PPG8_TOUT0_0 RX6_0 SOT8_0 SDA8 - - - - - -
- - - - - - - - - RX0_2 - EINT7_1 RXCLK_1 P4_00 T 6 151 P P1_20 AN42 PWM2M0 EINT12_4 PPG7_TOUT2_0 SCK8_0 SCL8 - - - - - - -
- - - - - - - - - TX0_2 - EINT9_1 RXER_1 P4_01 T 7 150 P P1_19 AN41 PWM2P0 EINT18_0 PPG7_TOUT0_0 SIN8_0 - - - - - - - -
- - - - - - - - - - - EINT10_1 RXDV_1 P4_02 T 8 149 P P1_18 AN40 PWM1M0 EINT11_4 PPG6_TOUT2_0 TX5_0 SCS171_0 - - - - - - -
- - - - - LCDD9 ARH0_AIC1_dbg_out_0 SIN0_1 SCS10_0 EINT11_1 SEG23 MAD5 DSP0_G3_0 P0_04 S 9 148 P P1_17 AN39 PW M1P0 EINT17_0 PPG6_TOUT0_0 RX5_0 SCS170_0 - - - - - - -
- - - - LCDD10 ARH0_AIC1_DNDATA0 ARH0_AIC1_TDA0 SOT0_1 SCS11_0 EINT13_1 SEG24 MAD6 DSP0_G4_0 P0_05 S 10 147 - DVCC - - - - - - - - - - - - -
- - LCDD11 ARH0_AIC1_UPCLK ARH0_AIC1_RCK SCK0_1 SCS12_0 PPG0_TOUT0_1 EINT15_1 SEG25 MAD7 DSP0_G5_0 I2S1_ECLK_0 P0_06 S 11 146 -DVSS - - - - - - - - - - - - -
- - LCDD12 ARH0_AIC1_UPDATA1 ARH0_AIC1_RDA1 SCS00_1 SCS13_0 PPG0_TOUT2_1 EINT23_1 SEG26 MAD8 DSP0_G6_0 I2S1_SD_0 P0_07 S 12 145 -AVSS - - - - - - - - - - - - -
- - - - LCDD13 ARH0_AIC1_UPDATA0 ARH0_AIC1_RDA0 PPG1_TOUT0_1 EINT0_2 SEG27 MAD9 DSP0_G7_0 I2S1_W S_0 P0_08 S 13 144 -AVRL5 - - - - - - - - - - - - -
- - - LCDD14 ARH0_AIC0_TCKI ARH0_AIC0_DNCLK SIN17_1 PPG1_TOUT2_1 EINT1_2 SEG28 MAD10 DSP0_B0_0 I2S1_SCK_0 P0_09 S 14 143 - AVRH5 - - - - - - - - - - - - -
- - - - - - - - SCS170_1 RX3_2 - EINT2_2 TXCLK_1 P4_03 T 15 142 - AVCC5 - - - - - - - - - - - - -
- - - - - - - - SCK17_1 TX3_2 - EINT3_2 TXEN_1 P4_04 T 16 141 G P4_23 - EINT10_4 - - SCS160_1 - - - - - - - -
- - - - - - - - - SOT17_1 - EINT4_2 TXD0_1 P4_05 T 17 140 E P4_22 ADTRG1_0 EINT22_1 - - SCS161_1 - - - - - - - -
- - - LCDD15 ARH0_AIC0_DNDATA1 ARH0_AIC0_TDA1 SCS171_1 PPG2_TOUT0_1 EINT5_2 SEG29 MAD11 DSP0_B1_0 I2S0_ECLK_0 P0_10 S 18 139 H P1_16 ADTRG0_0 - EINT9_4 SGO4_0 PPG0/1/2/3/4/5_TIN1_0 OCU10_OTD1_0 TOT49_0 SOT17_0 SDA17 W OT SYSC0_CLK_0 - -
- - - - - LCDD16 ARH0_AIC0_dbg_out_1 PPG2_TOUT2_1 EINT6_2 SEG30 MAD12 DSP0_B2_0 I2S0_SD_0 P0_11 S 19 138 G P4_21 - EINT8_4 - SCK16_1 - - - - - - - - -
- - - - - LCDD17 ARH0_AIC0_dbg_out_0 PPG3_TOUT0_1 EINT7_2 SEG31 MAD13 DSP0_B3_0 I2S0_WS_0 P0_12 S 20 137 G P4_20 - EINT7_4 - - SOT16_1 - - - - - - - -
- - - - - CS# ARH0_AIC0_dbg_select PPG3_TOUT2_1 EINT8_2 COM0 MAD14 DSP0_B4_0 I2S0_SCK_0 P0_13 S 21 136 G P4_19 - EINT16_1 - - SIN16_1 - - - - - - - -
- - - - - - - - - - - - - VCC53 - 22 135 - VCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -23 134 -VSS - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC12 - 24 133 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SIN1_1 PPG4_TOUT0_1 EINT1_1 MAD15 TXD1_1 P3_00 T 25 132 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SCK1_1 PPG4_TOUT2_1 EINT9_2 MAD16 TXD2_1 P3_01 T 26 131 G P4_18 - EINT6_4 - SIN12_1 - - - - - - - - -
- - - - - - - - SOT1_1 PPG5_TOUT0_1 EINT10_2 MAD17 TXD3_1 P3_02 T 27 130 G P4_17 - EINT5_4 - SOT12_1 - - - - - - - - -
- - - - - - - - SCS10_1 PPG5_TOUT2_1 EINT11_2 MAD18 TXER_1 P3_03 T 28 129 H P1_15 AN32 EINT16_0 SGA4_0 PPG5_TOUT2_0 OCU10_OTD0_0 ICU10_IN1_0 TIN49_0 SCK17_0 SCK12_1 SCL17 INDICATOR0_1 - -
- - - - - - - - SCS11_1 PPG0/1/2/3/4/5_TIN1_1 EINT12_2 MAD19 RXD0_1 P3_04 T 29 128 G P1_14 AN31 EINT15_0 SGO3_0 PPG5_TOUT0_0 OCU9_OTD1_0 ICU10_IN0_0 TOT48_0 TX3_0 SIN17_0 SYSC0_CLK_1 - - -
- - - - - - - - - - - EINT13_2 RXD1_1 P4_06 T 30 127 G P3_23 AN30 EINT4_4 TX6_1 SCS120_1 - - - - - - - - -
- - - - - - - - - - - EINT14_2 RXD2_1 P4_07 T 31 126 G P3_22 AN29 EINT19_1 RX6_1 SCS91_1 - - - - - - - - -
- - - - - - - - SCS12_1 SIN4_1 EINT15_2 MAD20 RXD3_1 P3_05 T 32 125 G P3_21 AN28 EINT3_4 TOT49_1 SCS90_1 - - - - - - - - -
- - - - - - - - SCS13_1 SOT4_1 EINT16_2 MAD21 MDIO_1 P3_06 T 33 124 E P3_20 EINT2_4 PPG6/7/8/9/10/11_TIN1_1 TIN49_1 TX5_1 SOT9_1 - - - - - - - -
- - - - - - W R# ARH0_AIC1_dbg_select SCK4_1 EINT17_2 COM1 MOEX DSP0_B5_0 P0_14 S 34 123 E P3_19 EINT17_1 PPG11_TOUT2_1 OCU10_OTD1_1 ICU10_IN1_1 RX5_1 SCK9_1 - - - - - - -
- - - - - - - RD# SCS40_1 EINT18_2 COM2 MWEX DSP0_B6_0 P0_15 S 35 122 E P3_18 EINT20_1 PPG11_TOUT0_1 OCU10_OTD0_1 ICU10_IN0_1 SIN9_1 - - - - - - - -
- - - - - - ARH0_AIC0_DNDATA0 ARH0_AIC0_TDA0 SCS41_1 EINT19_2 COM3 MCLK DSP0_B7_1 P0_16 S 36 121 -VSS - - - - - - - - - - - - -
- - - - - - - - - - SCS42_1 EINT20_2 MDQM1 P3_07 T 37 120 - C - - - - - - - - - - - - -
- - - - - - - SCS43_1 EINT21_2 V0 MDQM0 DSP0_B7_0 RXCLK_0 P0_17 V 38 119 O MODE - - - - - - - - - - - - -
- - - - - RS ARH0_AIC0_UPCLK ARH0_AIC0_RCK EINT22_2 V1 MCSX2 MDC_1 RXER_0 P0_18 V 39 118 D PSC_1 - - - - - - - - - - - - -
- - - - - RES# ARH0_AIC0_UPDATA1 ARH0_AIC0_RDA1 EINT23_2 V2 MCSX3 COL_1 RXDV_0 P0_19 V 40 117 N RSTX - - - - - - - - - - - - -
- - - - - TE ARH0_AIC0_UPDATA0 ARH0_AIC0_RDA0 EINT0_3 V3 MRDY CRS_1 TXCLK_0 P0_20 U 41 116 G P4_16 - EINT1_4 - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 42 115 G P3_17 AN26 EINT0_4 SGO4_1 PPG10_TOUT2_1 OCU9_OTD1_1 ICU9_IN1_1 TOT48_1 TX3_1 - - - - -
- - - - - - - - - - - - - VSS -43 114 G P3_16 AN25 EINT14_1 SGA4_1 PPG10_TOUT0_1 OCU9_OTD0_1 ICU9_IN0_1 TIN48_1 RX3_1 - - - - -
- - - - - - - - - - - - - AVSS -44 113 G P1_13 AN24 EINT14_0 SGA3_0 OCU9_OTD0_0 TIN48_0 RX3_0 - - - - - - -
- - - - - - - - - - - - - DAC_R A 45 112 L2 JTAG_TMS - - - - - - - - - - - - -
- - - - - - - - - - - - - C_R A 46 111 L2 JTAG_TCK - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -47 110 L2 JTAG_TDI - - - - - - - - - - - - -
- - - - - - - - - - - - - AVCC3_DAC - 48 109 M JTAG_TDO - - - - - - - - - - - - -
- - - - - - - - - - - - - DAC_L A 49 108 L JTAG_NTRST - - - - - - - - - - - - -
- - - - - - - - - - - - - C_L A 50 107 KX0 - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -51 106 KX1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -52 105 -VSS - - - - - - - - - - - - -
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
-
B
B
B
B
B
-
B
-
-
B
B
B
B
B
-
-
C
C
C
-
-
-
-
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
H
G
G
H
G
G
I
R
R
-
VCC3
P0_21
P0_22
P0_23
P0_24
P0_25
VSS
P0_26
VSS
VCC3
P0_27
P0_28
P0_29
P0_30
P0_31
VSS
VCC3
P1_00
P1_01
P1_02
VCC12
VCC12
VSS
VCC5
P4_08
P4_09
P4_10
P4_11
P3_08
P3_09
P3_10
P3_11
P1_03
P1_04
P3_12
P3_13
P1_05
P1_06
P3_14
P3_15
P1_07
P1_08
P1_09
P4_12
P4_13
P1_10
P4_14
P4_15
NMIX
X0A
X1A
VCC5
-
M_SDATA0_0
M_SDATA0_2
M_SDATA0_1
M_SSEL0
M_SDATA0_3
-
M_SCLK0
-
-
M_SDATA1_0
M_SDATA1_2
M_SDATA1_1
M_SSEL1
M_SDATA1_3
-
-
MLBCLK
MLBSIG
MLBDAT
-
-
-
-
-
-
-
-
AN4
AN5
AN6
AN7
AN8
AN9
AN10
AN11
AN12
AN13
AN14
AN15
AN16
AN17
AN18
-
-
AN21
-
-
-
P1_11
P1_12
-
-
M_DQ3
M_DQ2
M_DQ1
M_DQ0
M_CS#_1
-
M_CK
-
-
M_RWDS
M_DQ4
M_DQ5
M_DQ6
M_DQ7
-
-
M_CS#_2
COL_0
CRS_0
-
-
-
-
EINT13_3
EINT14_3
EINT15_3
EINT16_3
EINT18_1
EINT6_1
EINT17_3
EINT8_1
EINT4_0
EINT5_0
EINT21_1
EINT18_3
EINT6_0
EINT7_0
EINT12_1
EINT19_3
EINT8_0
ADTRG1_1
EINT10_0
EINT20_3
EINT21_3
EINT11_0
EINT22_3
EINT23_3
-
EINT12_0
EINT13_0
-
-
TXEN_0
TXD0_0
TXD1_0
TXD2_0
TXD3_0
-
TXER_0
-
-
RXD0_0
RXD1_0
RXD2_0
RXD3_0
MDIO_0
-
-
MDC_0
EINT11_3
EINT12_3
-
-
-
-
-
-
-
-
SGA0_1
SGO0_1
SGA1_1
SGO1_1
BN0(BL0)
BP0(BH0)
SGA2_1
SGO2_1
AN0(AL0)
AP0(AH0)
SGA3_1
SGO3_1
BN1(BL1)
EINT9_0
AN1(AL1)
-
-
AP1(AH1)
-
-
-
PPG4_TOUT0_0
PPG4_TOUT2_0
-
-
EINT2_0
EINT1_3
EINT2_3
EINT3_3
EINT4_3
-
EINT5_3
-
-
EINT6_3
EINT3_0
EINT7_3
EINT8_3
EINT9_3
-
-
EINT10_3
SCS32_0
SCS33_0
-
-
-
-
-
-
-
-
-
-
-
PPG7_TOUT2_1
PPG0_TOUT0_0
PPG0_TOUT2_0
PPG8_TOUT0_1
PPG8_TOUT2_1
SGA0_0
SGO0_0
PPG9_TOUT0_1
PPG9_TOUT2_1
SGA1_0
BP1(BH1)
SGA2_0
-
-
SGO2_0
-
-
-
OCU8_OTD0_0
OCU8_OTD1_0
-
-
SIN2_0
SCK2_0
SOT2_0
SCS20_0
SCS21_0
-
SCS22_0
-
-
SCS23_0
SIN3_0
SCK3_0
SOT3_0
SCS30_0
-
-
SCS31_0
-
-
-
-
-
-
-
-
-
-
PPG6_TOUT0_1
PPG6_TOUT2_1
PPG7_TOUT0_1
OCU1_OTD1_1
OCU0_OTD0_0
OCU0_OTD1_0
OCU2_OTD0_1
OCU2_OTD1_1
PPG1_TOUT0_0
PPG1_TOUT2_0
OCU8_OTD0_1
OCU8_OTD1_1
PPG2_TOUT0_0
SGO1_0
PPG3_TOUT0_0
-
-
PPG3_TOUT2_0
-
-
-
ICU9_IN0_0
ICU9_IN1_0
-
-
SIN9_2
SOT9_2
SCK9_2
SCS90_2
SCS91_2
-
-
-
-
SIN8_2
SCK8_2
SOT8_2
SCS80_2
-
-
-
-
-
-
-
-
-
-
-
-
-
-
OCU0_OTD0_1
OCU0_OTD1_1
OCU1_OTD0_1
ICU1_IN1_1
ICU0_IN0_0
ICU0_IN1_0
ICU2_IN0_1
ICU2_IN1_1
ICU1_IN0_0
ICU1_IN1_0
ICU8_IN0_1
ICU8_IN1_1
OCU1_OTD0_0
PPG2_TOUT2_0
OCU2_OTD0_0
-
-
OCU2_OTD1_0
-
-
-
TIN17_0
TOT17_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
ICU0_IN0_1
ICU0_IN1_1
ICU1_IN0_1
TOT1_1
AIN8
BIN8
TIN16_1
TOT16_1
ZIN8
AIN9
TIN17_1
TOT17_1
ICU2_IN0_0
OCU1_OTD1_0
ICU8_IN0_0
-
-
ICU8_IN1_0
-
-
-
RX2_0
TX2_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TIN0_1
TOT0_1
TIN1_1
RX1_1
TIN0_0
TOT0_0
TX1_1
SCK10_1
TIN1_0
TOT1_0
RX2_1
TX2_1
BIN9
ICU2_IN1_0
SCK16_0
-
-
SOT16_0
-
-
-
SCS160_0
SCS161_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SIN8_1
RX0_1
TX0_1
SCS80_1
FRT0/1/2/3_TEXT
FRT4/8/9/10_TEXT
SIN10_1
TRACE3_1
RX0_0
TX0_0
SOT10_1
SCS100_1
TIN16_0
ZIN9
SCL16
-
-
SDA16
-
-
-
INDICATOR0_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCK8_1
SOT8_1
TRACE1_1
SIN0_0
SCK0_0
TRACE2_1
-
SOT0_0
SCS00_0
TRACE_CTL_1
TRACE_CLK_1
RX1_0
TOT16_0
TRACE_CTL_0
-
-
TRACE_CLK_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_1
-
-
SCL0
-
-
SDA0
TRACE1_0
-
-
TRACE2_0
TX1_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_0
-
-
-
-
SIN16_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE3_0
-
-
-
-
-
-
-
-
-
-
TOP VIEW
TEQFP-208
Document Number: 002-10635 Rev. *H Page 17 of 322
S6J3310/20/30/40 Series
Figure 4-2: TEQFP-208 (S6J332xKyz *1)
*1: x, y, z are selected from the following parameters:
x: E, D, C, B (Memory Size)
y: S, A, B, U, C, D, T, E, F, V, G, H (Option)
z: C, D, E (Revision)
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
LCDD4
LCDD3
-
-
LCDD0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCS43_0
SCS42_0
LCDD2
LCDD1
SDA4
SCL4
-
-
SCS32_1
SCS31_1
-
-
-
-
-
-
-
SCS23_1
SCS22_1
SCS21_1
SCS20_1
SOT2_1
-
-
-
-
-
-
-
SCL12
-
-
-
-
SDA11
-
SCL11
-
-
-
-
-
SDA10
SCL10
-
-
-
-
-
SDA9
-
-
-
-
SCS41_0
SCS40_0
SOT4_0
SCK4_0
SIN4_0
SCS33_1
EINT20_5
EINT19_5
SCS30_1
SOT3_1
SCK3_1
SIN3_1
-
-
-
PPG14_TOUT0_1
PPG13_TOUT2_1
PPG13_TOUT0_1
PPG12_TOUT2_1
PPG12_TOUT0_1
-
-
-
-
-
-
SDA12
SCK12_0
SIN12_0
-
SCS111_0
SCS110_0
SOT11_0
-
SCK11_0
-
-
SIN11_0
-
SCS100_0
SOT10_0
SCK10_0
-
SIN10_0
SCS91_0
SCS90_0
-
SOT9_0
-
-
EINT3_6
EINT2_6
EINT1_6
EINT0_6
EINT23_5
EINT22_5
EINT0_0
EINT21_5
ADTRG1_2
ADTRG0_1
PPG12/13/14/15_TIN1_1
PPG15_TOUT2_1
PPG15_TOUT0_1
PPG14_TOUT2_1
-
-
-
EINT15_5
EINT14_5
EINT13_5
EINT12_5
EINT11_5
-
-
-
-
SCS120_0
-
SOT12_0
PPG12/13/14/15_TIN1_0
PPG15_TOUT2_0
-
PPG15_TOUT0_0
PPG14_TOUT2_0
PPG14_TOUT0_0
-
PPG13_TOUT2_0
-
-
PPG13_TOUT0_0
-
PPG12_TOUT2_0
PPG12_TOUT0_0
PPG6/7/8/9/10/11_TIN1_0
-
PPG11_TOUT2_0
PPG11_TOUT0_0
PPG10_TOUT2_0
-
PPG10_TOUT0_0
-
-
SEG18
SEG17
SEG16
SEG15
SEG14
SEG13
SEG12
SEG11
SEG10
SEG9
EINT18_5
EINT17_5
EINT16_5
EINT3_1
-
-
-
SEG4
SEG3
SEG2
SEG1
SEG0
SCK2_1
SIN2_1
-
-
EINT9_5
-
EINT7_5
EINT6_5
EINT23_0
-
EINT4_5
EINT3_5
EINT2_5
-
EINT0_5
-
-
EINT22_0
-
EINT22_4
EINT21_4
EINT20_4
-
EINT21_0
EINT18_4
EINT17_4
-
EINT15_4
-
-
MAD0
MDATA7
MDATA6
MDATA5
MDATA4
MDATA3
MDATA2
MDATA1
MDATA0
MCSX1
SEG8
SEG7
SEG6
SEG5
-
-
-
MCSX0
MDATA11
MDATA10
MDATA9
MDATA8
-
-
-
-
PWM2M5
-
PWM2P5
PWM1M5
PWM1P5
-
PWM2M4
PWM2P4
PWM1M4
-
PWM1P4
-
-
PWM2M3
-
PWM2P3
PWM1M3
PWM1P3
-
PWM2M2
PWM2P2
PWM1M2
EINT16_4
PWM1P2
-
-
DSP0_R6_0
DSP0_R5_0
DSP0_R4_0
DSP0_R3_0
DSP0_R2_0
DSP0_R1_0
DSP0_R0_0
DSP0_CLK_0
DSP0_VSYNC_0
DSP0_HSYNC_0
MDATA15
MDATA14
MDATA13
MDATA12
-
-
-
DSP0_EN_0
I2S0_SCK_1
I2S0_WS_1
I2S0_SD_1
I2S0_ECLK_1
EINT10_5
EINT2_1
-
-
AN63
EINT8_5
AN62
AN61
AN60
EINT5_5
AN59
AN58
AN57
EINT1_5
AN56
-
-
AN55
EINT23_4
AN54
AN53
AN52
EINT19_4
AN51
AN50
AN49
-
AN47
-
VSS
P2_19
P2_18
P2_17
P2_16
P2_15
P2_14
P2_13
P2_12
P2_11
P2_10
P3_31
P3_30
P3_29
P3_28
VCC53
VSS
VCC12
P2_09
P3_27
P3_26
P3_25
P3_24
P4_31
P4_30
DVCC
DVSS
P2_08
P4_29
P2_07
P2_06
P2_05
P4_28
P2_04
P2_03
P2_02
P4_27
P2_01
DVCC
DVSS
P2_00
P4_26
P1_31
P1_30
P1_29
P4_25
P1_28
P1_27
P1_26
P4_24
P1_25
DVCC
-
S
S
S
S
S
S
S
S2
S
S
S
S
S
S
-
-
-
S
S
S
S
S
Q
Q
-
-
P
Q
P
P
P
Q
P
P
P
Q
P
-
-
P
Q
P
P
P
Q
P
P
P
P
P
-
208
207
206
205
204
203
202
201
200
199
198
197
196
195
194
193
192
191
190
189
188
187
186
185
184
183
182
181
180
179
178
177
176
175
174
173
172
171
170
169
168
167
166
165
164
163
162
161
160
159
158
157
- - - - - - - - - - - - - VCC53 - 1 156 -DVSS - - - - - - - - - - - - -
- - - - - - - - LCDD5 EINT0_1 SEG19 MAD1 DSP0_R7_0 P0_00 S 2 155 P P1_24 AN46 PW M2M1 EINT14_4 PPG9_TOUT2_0 SCK9_0 SCL9 - - - - - - -
- - - - - LCDD6 - - SIN1_0 EINT1_0 SEG20 MAD2 DSP0_G0_0 P0_01 S 3 154 P P1_23 AN45 PWM2P1 EINT20_0 PPG9_TOUT0_0 SIN9_0 - - - - - - - -
- - - - LCDD7 - - SCL1 SCK1_0 EINT4_1 SEG21 MAD3 DSP0_G1_0 P0_02 S 4 153 P P1_22 AN44 PWM1M1 EINT13_4 PPG8_TOUT2_0 TX6_0 SCS80_0 - - - - - - -
- - - - - LCDD8 - SDA1 SOT1_0 EINT5_1 SEG22 MAD4 DSP0_G2_0 P0_03 S 5 152 P P1_21 AN43 PWM1P1 EINT19_0 PPG8_TOUT0_0 RX6_0 SOT8_0 SDA8 - - - - - -
- - - - - - - - - RX0_2 - EINT7_1 RXCLK_1 P4_00 T 6 151 P P1_20 AN42 PWM2M0 EINT12_4 PPG7_TOUT2_0 SCK8_0 SCL8 - - - - - - -
- - - - - - - - - TX0_2 - EINT9_1 RXER_1 P4_01 T 7 150 P P1_19 AN41 PWM2P0 EINT18_0 PPG7_TOUT0_0 SIN8_0 - - - - - - - -
- - - - - - - - - - - EINT10_1 RXDV_1 P4_02 T 8 149 P P1_18 AN40 PWM1M0 EINT11_4 PPG6_TOUT2_0 TX5_0 SCS171_0 - - - - - - -
- - - - - LCDD9 - SIN0_1 SCS10_0 EINT11_1 SEG23 MAD5 DSP0_G3_0 P0_04 S 9 148 P P1_17 AN39 PWM1P0 EINT17_0 PPG6_TOUT0_0 RX5_0 SCS170_0 - - - - - - -
- - - - LCDD10 - - SOT0_1 SCS11_0 EINT13_1 SEG24 MAD6 DSP0_G4_0 P0_05 S 10 147 - DVCC - - - - - - - - - - - - -
- - LCDD11 - - SCK0_1 SCS12_0 PPG0_TOUT0_1 EINT15_1 SEG25 MAD7 DSP0_G5_0 I2S1_ECLK_0 P0_06 S 11 146 -DVSS - - - - - - - - - - - - -
- - LCDD12 - - SCS00_1 SCS13_0 PPG0_TOUT2_1 EINT23_1 SEG26 MAD8 DSP0_G6_0 I2S1_SD_0 P0_07 S 12 145 -AVSS - - - - - - - - - - - - -
- - - - LCDD13 - - PPG1_TOUT0_1 EINT0_2 SEG27 MAD9 DSP0_G7_0 I2S1_WS_0 P0_08 S 13 144 -AVRL5 - - - - - - - - - - - - -
- - - LCDD14 - - SIN17_1 PPG1_TOUT2_1 EINT1_2 SEG28 MAD10 DSP0_B0_0 I2S1_SCK_0 P0_09 S 14 143 - AVRH5 - - - - - - - - - - - - -
- - - - - - - - SCS170_1 RX3_2 - EINT2_2 TXCLK_1 P4_03 T 15 142 - AVCC5 - - - - - - - - - - - - -
- - - - - - - - SCK17_1 TX3_2 - EINT3_2 TXEN_1 P4_04 T 16 141 G P4_23 - EINT10_4 - - SCS160_1 - - - - - - - -
- - - - - - - - - SOT17_1 - EINT4_2 TXD0_1 P4_05 T 17 140 E P4_22 ADTRG1_0 EINT22_1 - - SCS161_1 - - - - - - - -
- - - LCDD15 - - SCS171_1 PPG2_TOUT0_1 EINT5_2 SEG29 MAD11 DSP0_B1_0 I2S0_ECLK_0 P0_10 S 18 139 H P1_16 ADTRG0_0 - EINT9_4 SGO4_0 PPG0/1/2/3/4/5_TIN1_0 OCU10_OTD1_0 TOT49_0 SOT17_0 SDA17 WOT SYSC0_CLK_0 - -
- - - - - LCDD16 - PPG2_TOUT2_1 EINT6_2 SEG30 MAD12 DSP0_B2_0 I2S0_SD_0 P0_11 S 19 138 G P4_21 - EINT8_4 - SCK16_1 - - - - - - - - -
- - - - - LCDD17 - PPG3_TOUT0_1 EINT7_2 SEG31 MAD13 DSP0_B3_0 I2S0_WS_0 P0_12 S 20 137 G P4_20 - EINT7_4 - - SOT16_1 - - - - - - - -
- - - - - CS# - PPG3_TOUT2_1 EINT8_2 COM0 MAD14 DSP0_B4_0 I2S0_SCK_0 P0_13 S 21 136 G P4_19 - EINT16_1 - - SIN16_1 - - - - - - - -
- - - - - - - - - - - - - VCC53 - 22 135 - VCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -23 134 -VSS - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC12 - 24 133 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SIN1_1 PPG4_TOUT0_1 EINT1_1 MAD15 TXD1_1 P3_00 T 25 132 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SCK1_1 PPG4_TOUT2_1 EINT9_2 MAD16 TXD2_1 P3_01 T 26 131 G P4_18 - EINT6_4 - SIN12_1 - - - - - - - - -
- - - - - - - - SOT1_1 PPG5_TOUT0_1 EINT10_2 MAD17 TXD3_1 P3_02 T 27 130 G P4_17 - EINT5_4 - SOT12_1 - - - - - - - - -
- - - - - - - - SCS10_1 PPG5_TOUT2_1 EINT11_2 MAD18 TXER_1 P3_03 T 28 129 H P1_15 AN32 EINT16_0 SGA4_0 PPG5_TOUT2_0 OCU10_OTD0_0 ICU10_IN1_0 TIN49_0 SCK17_0 SCK12_1 SCL17 INDICATOR0_1 - -
- - - - - - - - SCS11_1 PPG0/1/2/3/4/5_TIN1_1 EINT12_2 MAD19 RXD0_1 P3_04 T 29 128 G P1_14 AN31 EINT15_0 SGO3_0 PPG5_TOUT0_0 OCU9_OTD1_0 ICU10_IN0_0 TOT48_0 TX3_0 SIN17_0 SYSC0_CLK_1 - - -
- - - - - - - - - - - EINT13_2 RXD1_1 P4_06 T 30 127 G P3_23 AN30 EINT4_4 TX6_1 SCS120_1 - - - - - - - - -
- - - - - - - - - - - EINT14_2 RXD2_1 P4_07 T 31 126 G P3_22 AN29 EINT19_1 RX6_1 SCS91_1 - - - - - - - - -
- - - - - - - - SCS12_1 SIN4_1 EINT15_2 MAD20 RXD3_1 P3_05 T 32 125 G P3_21 AN28 EINT3_4 TOT49_1 SCS90_1 - - - - - - - - -
- - - - - - - - SCS13_1 SOT4_1 EINT16_2 MAD21 MDIO_1 P3_06 T 33 124 E P3_20 EINT2_4 PPG6/7/8/9/10/11_TIN1_1 TIN49_1 TX5_1 SOT9_1 - - - - - - - -
- - - - - - WR# - SCK4_1 EINT17_2 COM1 MOEX DSP0_B5_0 P0_14 S 34 123 E P3_19 EINT17_1 PPG11_TOUT2_1 OCU10_OTD1_1 ICU10_IN1_1 RX5_1 SCK9_1 - - - - - - -
- - - - - - - RD# SCS40_1 EINT18_2 COM2 MWEX DSP0_B6_0 P0_15 S 35 122 E P3_18 EINT20_1 PPG11_TOUT0_1 OCU10_OTD0_1 ICU10_IN0_1 SIN9_1 - - - - - - - -
- - - - - - - - SCS41_1 EINT19_2 COM3 MCLK DSP0_B7_1 P0_16 S 36 121 -VSS - - - - - - - - - - - - -
- - - - - - - - - - SCS42_1 EINT20_2 MDQM1 P3_07 T 37 120 - C - - - - - - - - - - - - -
- - - - - - - SCS43_1 EINT21_2 V0 MDQM0 DSP0_B7_0 RXCLK_0 P0_17 V 38 119 O MODE - - - - - - - - - - - - -
- - - - - RS - - EINT22_2 V1 MCSX2 MDC_1 RXER_0 P0_18 V 39 118 D PSC_1 - - - - - - - - - - - - -
- - - - - RES# - - EINT23_2 V2 MCSX3 COL_1 RXDV_0 P0_19 V 40 117 N RSTX - - - - - - - - - - - - -
- - - - - TE - - EINT0_3 V3 MRDY CRS_1 TXCLK_0 P0_20 U 41 116 G P4_16 - EINT1_4 - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 42 115 G P3_17 AN26 EINT0_4 SGO4_1 PPG10_TOUT2_1 OCU9_OTD1_1 ICU9_IN1_1 TOT48_1 TX3_1 - - - - -
- - - - - - - - - - - - - VSS -43 114 G P3_16 AN25 EINT14_1 SGA4_1 PPG10_TOUT0_1 OCU9_OTD0_1 ICU9_IN0_1 TIN48_1 RX3_1 - - - - -
- - - - - - - - - - - - - AVSS -44 113 G P1_13 AN24 EINT14_0 SGA3_0 OCU9_OTD0_0 TIN48_0 RX3_0 - - - - - - -
- - - - - - - - - - - - - DAC_R A 45 112 L2 JTAG_TMS - - - - - - - - - - - - -
- - - - - - - - - - - - - C_R A 46 111 L2 JTAG_TCK - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -47 110 L2 JTAG_TDI - - - - - - - - - - - - -
- - - - - - - - - - - - - AVCC3_DAC - 48 109 M JTAG_TDO - - - - - - - - - - - - -
- - - - - - - - - - - - - DAC_L A 49 108 L JTAG_NTRST - - - - - - - - - - - - -
- - - - - - - - - - - - - C_L A 50 107 KX0 - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -51 106 KX1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -52 105 -VSS - - - - - - - - - - - - -
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
-
B
B
B
B
B
-
B
-
-
B
B
B
B
B
-
-
C
C
C
-
-
-
-
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
H
G
G
H
G
G
I
R
R
-
VCC3
P0_21
P0_22
P0_23
P0_24
P0_25
VSS
P0_26
VSS
VCC3
P0_27
P0_28
P0_29
P0_30
P0_31
VSS
VCC3
P1_00
P1_01
P1_02
VCC12
VCC12
VSS
VCC5
P4_08
P4_09
P4_10
P4_11
P3_08
P3_09
P3_10
P3_11
P1_03
P1_04
P3_12
P3_13
P1_05
P1_06
P3_14
P3_15
P1_07
P1_08
P1_09
P4_12
P4_13
P1_10
P4_14
P4_15
NMIX
X0A
X1A
VCC5
-
M_SDATA0_0
M_SDATA0_2
M_SDATA0_1
M_SSEL0
M_SDATA0_3
-
M_SCLK0
-
-
M_SDATA1_0
M_SDATA1_2
M_SDATA1_1
M_SSEL1
M_SDATA1_3
-
-
MLBCLK
MLBSIG
MLBDAT
-
-
-
-
-
-
-
-
AN4
AN5
AN6
AN7
AN8
AN9
AN10
AN11
AN12
AN13
AN14
AN15
AN16
AN17
AN18
-
-
AN21
-
-
-
P1_11
P1_12
-
-
M_DQ3
M_DQ2
M_DQ1
M_DQ0
M_CS#_1
-
M_CK
-
-
M_RWDS
M_DQ4
M_DQ5
M_DQ6
M_DQ7
-
-
M_CS#_2
COL_0
CRS_0
-
-
-
-
EINT13_3
EINT14_3
EINT15_3
EINT16_3
EINT18_1
EINT6_1
EINT17_3
EINT8_1
EINT4_0
EINT5_0
EINT21_1
EINT18_3
EINT6_0
EINT7_0
EINT12_1
EINT19_3
EINT8_0
ADTRG1_1
EINT10_0
EINT20_3
EINT21_3
EINT11_0
EINT22_3
EINT23_3
-
EINT12_0
EINT13_0
-
-
TXEN_0
TXD0_0
TXD1_0
TXD2_0
TXD3_0
-
TXER_0
-
-
RXD0_0
RXD1_0
RXD2_0
RXD3_0
MDIO_0
-
-
MDC_0
EINT11_3
EINT12_3
-
-
-
-
-
-
-
-
SGA0_1
SGO0_1
SGA1_1
SGO1_1
BN0(BL0)
BP0(BH0)
SGA2_1
SGO2_1
AN0(AL0)
AP0(AH0)
SGA3_1
SGO3_1
BN1(BL1)
EINT9_0
AN1(AL1)
-
-
AP1(AH1)
-
-
-
PPG4_TOUT0_0
PPG4_TOUT2_0
-
-
EINT2_0
EINT1_3
EINT2_3
EINT3_3
EINT4_3
-
EINT5_3
-
-
EINT6_3
EINT3_0
EINT7_3
EINT8_3
EINT9_3
-
-
EINT10_3
SCS32_0
SCS33_0
-
-
-
-
-
-
-
-
-
-
-
PPG7_TOUT2_1
PPG0_TOUT0_0
PPG0_TOUT2_0
PPG8_TOUT0_1
PPG8_TOUT2_1
SGA0_0
SGO0_0
PPG9_TOUT0_1
PPG9_TOUT2_1
SGA1_0
BP1(BH1)
SGA2_0
-
-
SGO2_0
-
-
-
OCU8_OTD0_0
OCU8_OTD1_0
-
-
SIN2_0
SCK2_0
SOT2_0
SCS20_0
SCS21_0
-
SCS22_0
-
-
SCS23_0
SIN3_0
SCK3_0
SOT3_0
SCS30_0
-
-
SCS31_0
-
-
-
-
-
-
-
-
-
-
PPG6_TOUT0_1
PPG6_TOUT2_1
PPG7_TOUT0_1
OCU1_OTD1_1
OCU0_OTD0_0
OCU0_OTD1_0
OCU2_OTD0_1
OCU2_OTD1_1
PPG1_TOUT0_0
PPG1_TOUT2_0
OCU8_OTD0_1
OCU8_OTD1_1
PPG2_TOUT0_0
SGO1_0
PPG3_TOUT0_0
-
-
PPG3_TOUT2_0
-
-
-
ICU9_IN0_0
ICU9_IN1_0
-
-
SIN9_2
SOT9_2
SCK9_2
SCS90_2
SCS91_2
-
-
-
-
SIN8_2
SCK8_2
SOT8_2
SCS80_2
-
-
-
-
-
-
-
-
-
-
-
-
-
-
OCU0_OTD0_1
OCU0_OTD1_1
OCU1_OTD0_1
ICU1_IN1_1
ICU0_IN0_0
ICU0_IN1_0
ICU2_IN0_1
ICU2_IN1_1
ICU1_IN0_0
ICU1_IN1_0
ICU8_IN0_1
ICU8_IN1_1
OCU1_OTD0_0
PPG2_TOUT2_0
OCU2_OTD0_0
-
-
OCU2_OTD1_0
-
-
-
TIN17_0
TOT17_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
ICU0_IN0_1
ICU0_IN1_1
ICU1_IN0_1
TOT1_1
AIN8
BIN8
TIN16_1
TOT16_1
ZIN8
AIN9
TIN17_1
TOT17_1
ICU2_IN0_0
OCU1_OTD1_0
ICU8_IN0_0
-
-
ICU8_IN1_0
-
-
-
RX2_0
TX2_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TIN0_1
TOT0_1
TIN1_1
RX1_1
TIN0_0
TOT0_0
TX1_1
SCK10_1
TIN1_0
TOT1_0
RX2_1
TX2_1
BIN9
ICU2_IN1_0
SCK16_0
-
-
SOT16_0
-
-
-
SCS160_0
SCS161_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SIN8_1
RX0_1
TX0_1
SCS80_1
FRT0/1/2/3_TEXT
FRT4/8/9/10_TEXT
SIN10_1
TRACE3_1
RX0_0
TX0_0
SOT10_1
SCS100_1
TIN16_0
ZIN9
SCL16
-
-
SDA16
-
-
-
INDICATOR0_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCK8_1
SOT8_1
TRACE1_1
SIN0_0
SCK0_0
TRACE2_1
-
SOT0_0
SCS00_0
TRACE_CTL_1
TRACE_CLK_1
RX1_0
TOT16_0
TRACE_CTL_0
-
-
TRACE_CLK_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_1
-
-
SCL0
-
-
SDA0
TRACE1_0
-
-
TRACE2_0
TX1_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_0
-
-
-
-
SIN16_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE3_0
-
-
-
-
-
-
-
-
-
-
TOP VIEW
TEQFP-208
Document Number: 002-10635 Rev. *H Page 18 of 322
S6J3310/20/30/40 Series
Figure 4-3: TEQFP-208 (S6J333xKyz *1)
*1: x, y, z are selected from the following parameters:
x: E, D, C, B (Memory Size)
y: S, A, B, U, C, D, T, E, F, V, G, H (Option)
z: C, D, E (Revision)
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
LCDD4
LCDD3
-
-
LCDD0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCS43_0
SCS42_0
LCDD2
LCDD1
SDA4
SCL4
-
-
SCS32_1
SCS31_1
-
-
-
-
-
-
-
SCS23_1
SCS22_1
SCS21_1
SCS20_1
SOT2_1
-
-
-
-
-
-
-
SCL12
-
-
-
-
SDA11
-
SCL11
-
-
-
-
-
SDA10
SCL10
-
-
-
-
-
SDA9
-
-
-
-
SCS41_0
SCS40_0
SOT4_0
SCK4_0
SIN4_0
SCS33_1
EINT20_5
EINT19_5
SCS30_1
SOT3_1
SCK3_1
SIN3_1
-
-
-
PPG14_TOUT0_1
PPG13_TOUT2_1
PPG13_TOUT0_1
PPG12_TOUT2_1
PPG12_TOUT0_1
-
-
-
-
-
-
SDA12
SCK12_0
SIN12_0
-
SCS111_0
SCS110_0
SOT11_0
-
SCK11_0
-
-
SIN11_0
-
SCS100_0
SOT10_0
SCK10_0
-
SIN10_0
SCS91_0
SCS90_0
-
SOT9_0
-
-
EINT3_6
EINT2_6
EINT1_6
EINT0_6
EINT23_5
EINT22_5
EINT0_0
EINT21_5
ADTRG1_2
ADTRG0_1
PPG12/13/14/15_TIN1_1
PPG15_TOUT2_1
PPG15_TOUT0_1
PPG14_TOUT2_1
-
-
-
EINT15_5
EINT14_5
EINT13_5
EINT12_5
EINT11_5
-
-
-
-
SCS120_0
-
SOT12_0
PPG12/13/14/15_TIN1_0
PPG15_TOUT2_0
-
PPG15_TOUT0_0
PPG14_TOUT2_0
PPG14_TOUT0_0
-
PPG13_TOUT2_0
-
-
PPG13_TOUT0_0
-
PPG12_TOUT2_0
PPG12_TOUT0_0
PPG6/7/8/9/10/11_TIN1_0
-
PPG11_TOUT2_0
PPG11_TOUT0_0
PPG10_TOUT2_0
-
PPG10_TOUT0_0
-
-
SEG18
SEG17
SEG16
SEG15
SEG14
SEG13
SEG12
SEG11
SEG10
SEG9
EINT18_5
EINT17_5
EINT16_5
EINT3_1
-
-
-
SEG4
SEG3
SEG2
SEG1
SEG0
SCK2_1
SIN2_1
-
-
EINT9_5
-
EINT7_5
EINT6_5
EINT23_0
-
EINT4_5
EINT3_5
EINT2_5
-
EINT0_5
-
-
EINT22_0
-
EINT22_4
EINT21_4
EINT20_4
-
EINT21_0
EINT18_4
EINT17_4
-
EINT15_4
-
-
MAD0
MDATA7
MDATA6
MDATA5
MDATA4
MDATA3
MDATA2
MDATA1
MDATA0
MCSX1
SEG8
SEG7
SEG6
SEG5
-
-
-
MCSX0
MDATA11
MDATA10
MDATA9
MDATA8
-
-
-
-
PWM2M5
-
PWM2P5
PWM1M5
PWM1P5
-
PWM2M4
PWM2P4
PWM1M4
-
PWM1P4
-
-
PWM2M3
-
PWM2P3
PWM1M3
PWM1P3
-
PWM2M2
PWM2P2
PWM1M2
EINT16_4
PWM1P2
-
-
DSP0_R6_0
DSP0_R5_0
DSP0_R4_0
DSP0_R3_0
DSP0_R2_0
DSP0_R1_0
DSP0_R0_0
DSP0_CLK_0
DSP0_VSYNC_0
DSP0_HSYNC_0
MDATA15
MDATA14
MDATA13
MDATA12
-
-
-
DSP0_EN_0
-
-
-
-
EINT10_5
EINT2_1
-
-
AN63
EINT8_5
AN62
AN61
AN60
EINT5_5
AN59
AN58
AN57
EINT1_5
AN56
-
-
AN55
EINT23_4
AN54
AN53
AN52
EINT19_4
AN51
AN50
AN49
-
AN47
-
VSS
P2_19
P2_18
P2_17
P2_16
P2_15
P2_14
P2_13
P2_12
P2_11
P2_10
P3_31
P3_30
P3_29
P3_28
VCC53
VSS
VCC12
P2_09
P3_27
P3_26
P3_25
P3_24
P4_31
P4_30
DVCC
DVSS
P2_08
P4_29
P2_07
P2_06
P2_05
P4_28
P2_04
P2_03
P2_02
P4_27
P2_01
DVCC
DVSS
P2_00
P4_26
P1_31
P1_30
P1_29
P4_25
P1_28
P1_27
P1_26
P4_24
P1_25
DVCC
-
S
S
S
S
S
S
S
S2
S
S
S
S
S
S
-
-
-
S
S
S
S
S
Q
Q
-
-
P
Q
P
P
P
Q
P
P
P
Q
P
-
-
P
Q
P
P
P
Q
P
P
P
P
P
-
208
207
206
205
204
203
202
201
200
199
198
197
196
195
194
193
192
191
190
189
188
187
186
185
184
183
182
181
180
179
178
177
176
175
174
173
172
171
170
169
168
167
166
165
164
163
162
161
160
159
158
157
- - - - - - - - - - - - - VCC53 - 1 156 -DVSS - - - - - - - - - - - - -
- - - - - - - - LCDD5 EINT0_1 SEG19 MAD1 DSP0_R7_0 P0_00 S 2 155 P P1_24 AN46 PWM2M1 EINT14_4 PPG9_TOUT2_0 SCK9_0 SCL9 - - - - - - -
- - - - - LCDD6 - - SIN1_0 EINT1_0 SEG20 MAD2 DSP0_G0_0 P0_01 S 3 154 P P1_23 AN45 PWM2P1 EINT20_0 PPG9_TOUT0_0 SIN9_0 - - - - - - - -
- - - - LCDD7 - - SCL1 SCK1_0 EINT4_1 SEG21 MAD3 DSP0_G1_0 P0_02 S 4 153 P P1_22 AN44 PWM1M1 EINT13_4 PPG8_TOUT2_0 TX6_0 SCS80_0 - - - - - - -
- - - - - LCDD8 - SDA1 SOT1_0 EINT5_1 SEG22 MAD4 DSP0_G2_0 P0_03 S 5 152 P P1_21 AN43 PWM1P1 EINT19_0 PPG8_TOUT0_0 RX6_0 SOT8_0 SDA8 - - - - - -
- - - - - - - - - RX0_2 - EINT7_1 RXCLK_1 P4_00 T 6 151 P P1_20 AN42 PWM2M0 EINT12_4 PPG7_TOUT2_0 SCK8_0 SCL8 - - - - - - -
- - - - - - - - - TX0_2 - EINT9_1 RXER_1 P4_01 T 7 150 P P1_19 AN41 PWM2P0 EINT18_0 PPG7_TOUT0_0 SIN8_0 - - - - - - - -
- - - - - - - - - - - EINT10_1 RXDV_1 P4_02 T 8 149 P P1_18 AN40 PWM1M0 EINT11_4 PPG6_TOUT2_0 TX5_0 SCS171_0 - - - - - - -
- - - - - LCDD9 - SIN0_1 SCS10_0 EINT11_1 SEG23 MAD5 DSP0_G3_0 P0_04 S 9 148 P P1_17 AN39 PWM1P0 EINT17_0 PPG6_TOUT0_0 RX5_0 SCS170_0 - - - - - - -
- - - - LCDD10 - - SOT0_1 SCS11_0 EINT13_1 SEG24 MAD6 DSP0_G4_0 P0_05 S 10 147 - DVCC - - - - - - - - - - - - -
- - LCDD11 - - SCK0_1 SCS12_0 PPG0_TOUT0_1 EINT15_1 SEG25 MAD7 DSP0_G5_0 I2S1_ECLK_0 P0_06 S 11 146 -DVSS - - - - - - - - - - - - -
- - LCDD12 - - SCS00_1 SCS13_0 PPG0_TOUT2_1 EINT23_1 SEG26 MAD8 DSP0_G6_0 I2S1_SD_0 P0_07 S 12 145 -AVSS - - - - - - - - - - - - -
- - - - LCDD13 - - PPG1_TOUT0_1 EINT0_2 SEG27 MAD9 DSP0_G7_0 I2S1_WS_0 P0_08 S 13 144 -AVRL5 - - - - - - - - - - - - -
- - - LCDD14 - - SIN17_1 PPG1_TOUT2_1 EINT1_2 SEG28 MAD10 DSP0_B0_0 I2S1_SCK_0 P0_09 S 14 143 - AVRH5 - - - - - - - - - - - - -
- - - - - - - - SCS170_1 RX3_2 - EINT2_2 TXCLK_1 P4_03 T 15 142 - AVCC5 - - - - - - - - - - - - -
- - - - - - - - SCK17_1 TX3_2 - EINT3_2 TXEN_1 P4_04 T 16 141 G P4_23 - EINT10_4 - - SCS160_1 - - - - - - - -
- - - - - - - - - SOT17_1 - EINT4_2 TXD0_1 P4_05 T 17 140 E P4_22 ADTRG1_0 EINT22_1 - - SCS161_1 - - - - - - - -
- - - LCDD15 - - SCS171_1 PPG2_TOUT0_1 EINT5_2 SEG29 MAD11 DSP0_B1_0 - P0_10 S 18 139 H P1_16 ADTRG0_0 - EINT9_4 SGO4_0 PPG0/1/2/3/4/5_TIN1_0 OCU10_OTD1_0 TOT49_0 SOT17_0 SDA17 WOT SYSC0_CLK_0 - -
- - - - - LCDD16 - PPG2_TOUT2_1 EINT6_2 SEG30 MAD12 DSP0_B2_0 - P0_11 S 19 138 G P4_21 - EINT8_4 - SCK16_1 - - - - - - - - -
- - - - - LCDD17 - PPG3_TOUT0_1 EINT7_2 SEG31 MAD13 DSP0_B3_0 - P0_12 S 20 137 G P4_20 - EINT7_4 - - SOT16_1 - - - - - - - -
- - - - - CS# - PPG3_TOUT2_1 EINT8_2 COM0 MAD14 DSP0_B4_0 - P0_13 S 21 136 G P4_19 - EINT16_1 - - SIN16_1 - - - - - - - -
- - - - - - - - - - - - - VCC53 - 22 135 - VCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -23 134 -VSS - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC12 - 24 133 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SIN1_1 PPG4_TOUT0_1 EINT1_1 MAD15 TXD1_1 P3_00 T 25 132 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SCK1_1 PPG4_TOUT2_1 EINT9_2 MAD16 TXD2_1 P3_01 T 26 131 G P4_18 - EINT6_4 - SIN12_1 - - - - - - - - -
- - - - - - - - SOT1_1 PPG5_TOUT0_1 EINT10_2 MAD17 TXD3_1 P3_02 T 27 130 G P4_17 - EINT5_4 - SOT12_1 - - - - - - - - -
- - - - - - - - SCS10_1 PPG5_TOUT2_1 EINT11_2 MAD18 TXER_1 P3_03 T 28 129 H P1_15 AN32 EINT16_0 SGA4_0 PPG5_TOUT2_0 OCU10_OTD0_0 ICU10_IN1_0 TIN49_0 SCK17_0 SCK12_1 SCL17 INDICATOR0_1 - -
- - - - - - - - SCS11_1 PPG0/1/2/3/4/5_TIN1_1 EINT12_2 MAD19 RXD0_1 P3_04 T 29 128 G P1_14 AN31 EINT15_0 SGO3_0 PPG5_TOUT0_0 OCU9_OTD1_0 ICU10_IN0_0 TOT48_0 TX3_0 SIN17_0 SYSC0_CLK_1 - - -
- - - - - - - - - - - EINT13_2 RXD1_1 P4_06 T 30 127 G P3_23 AN30 EINT4_4 TX6_1 SCS120_1 - - - - - - - - -
- - - - - - - - - - - EINT14_2 RXD2_1 P4_07 T 31 126 G P3_22 AN29 EINT19_1 RX6_1 SCS91_1 - - - - - - - - -
- - - - - - - - SCS12_1 SIN4_1 EINT15_2 MAD20 RXD3_1 P3_05 T 32 125 G P3_21 AN28 EINT3_4 TOT49_1 SCS90_1 - - - - - - - - -
- - - - - - - - SCS13_1 SOT4_1 EINT16_2 MAD21 MDIO_1 P3_06 T 33 124 E P3_20 EINT2_4 PPG6/7/8/9/10/11_TIN1_1 TIN49_1 TX5_1 SOT9_1 - - - - - - - -
- - - - - - WR# - SCK4_1 EINT17_2 COM1 MOEX DSP0_B5_0 P0_14 S 34 123 E P3_19 EINT17_1 PPG11_TOUT2_1 OCU10_OTD1_1 ICU10_IN1_1 RX5_1 SCK9_1 - - - - - - -
- - - - - - - RD# SCS40_1 EINT18_2 COM2 MWEX DSP0_B6_0 P0_15 S 35 122 E P3_18 EINT20_1 PPG11_TOUT0_1 OCU10_OTD0_1 ICU10_IN0_1 SIN9_1 - - - - - - - -
- - - - - - - - SCS41_1 EINT19_2 COM3 MCLK DSP0_B7_1 P0_16 S 36 121 -VSS - - - - - - - - - - - - -
- - - - - - - - - - SCS42_1 EINT20_2 MDQM1 P3_07 T 37 120 - C - - - - - - - - - - - - -
- - - - - - - SCS43_1 EINT21_2 V0 MDQM0 DSP0_B7_0 RXCLK_0 P0_17 V 38 119 O MODE - - - - - - - - - - - - -
- - - - - RS - - EINT22_2 V1 MCSX2 MDC_1 RXER_0 P0_18 V 39 118 D PSC_1 - - - - - - - - - - - - -
- - - - - RES# - - EINT23_2 V2 MCSX3 COL_1 RXDV_0 P0_19 V 40 117 N RSTX - - - - - - - - - - - - -
- - - - - TE - - EINT0_3 V3 MRDY CRS_1 TXCLK_0 P0_20 U 41 116 G P4_16 - EINT1_4 - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 42 115 G P3_17 AN26 EINT0_4 SGO4_1 PPG10_TOUT2_1 OCU9_OTD1_1 ICU9_IN1_1 TOT48_1 TX3_1 - - - - -
- - - - - - - - - - - - - VSS -43 114 G P3_16 AN25 EINT14_1 SGA4_1 PPG10_TOUT0_1 OCU9_OTD0_1 ICU9_IN0_1 TIN48_1 RX3_1 - - - - -
- - - - - - - - - - - - - AVSS -44 113 G P1_13 AN24 EINT14_0 SGA3_0 OCU9_OTD0_0 TIN48_0 RX3_0 - - - - - - -
- - - - - - - - - - - - - - - 45 112 L2 JTAG_TMS - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 46 111 L2 JTAG_TCK - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -47 110 L2 JTAG_TDI - - - - - - - - - - - - -
- - - - - - - - - - - - - AVCC3_DAC - 48 109 M JTAG_TDO - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 49 108 L JTAG_NTRST - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 50 107 KX0 - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -51 106 KX1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -52 105 -VSS - - - - - - - - - - - - -
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
-
B
B
B
B
B
-
B
-
-
B
B
B
B
B
-
-
C
C
C
-
-
-
-
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
H
G
G
H
G
G
I
R
R
-
VCC3
P0_21
P0_22
P0_23
P0_24
P0_25
VSS
P0_26
VSS
VCC3
P0_27
P0_28
P0_29
P0_30
P0_31
VSS
VCC3
P1_00
P1_01
P1_02
VCC12
VCC12
VSS
VCC5
P4_08
P4_09
P4_10
P4_11
P3_08
P3_09
P3_10
P3_11
P1_03
P1_04
P3_12
P3_13
P1_05
P1_06
P3_14
P3_15
P1_07
P1_08
P1_09
P4_12
P4_13
P1_10
P4_14
P4_15
NMIX
X0A
X1A
VCC5
-
M_SDATA0_0
M_SDATA0_2
M_SDATA0_1
M_SSEL0
M_SDATA0_3
-
M_SCLK0
-
-
M_SDATA1_0
M_SDATA1_2
M_SDATA1_1
M_SSEL1
M_SDATA1_3
-
-
MLBCLK
MLBSIG
MLBDAT
-
-
-
-
-
-
-
-
AN4
AN5
AN6
AN7
AN8
AN9
AN10
AN11
AN12
AN13
AN14
AN15
AN16
AN17
AN18
-
-
AN21
-
-
-
P1_11
P1_12
-
-
M_DQ3
M_DQ2
M_DQ1
M_DQ0
M_CS#_1
-
M_CK
-
-
M_RWDS
M_DQ4
M_DQ5
M_DQ6
M_DQ7
-
-
M_CS#_2
COL_0
CRS_0
-
-
-
-
EINT13_3
EINT14_3
EINT15_3
EINT16_3
EINT18_1
EINT6_1
EINT17_3
EINT8_1
EINT4_0
EINT5_0
EINT21_1
EINT18_3
EINT6_0
EINT7_0
EINT12_1
EINT19_3
EINT8_0
ADTRG1_1
EINT10_0
EINT20_3
EINT21_3
EINT11_0
EINT22_3
EINT23_3
-
EINT12_0
EINT13_0
-
-
TXEN_0
TXD0_0
TXD1_0
TXD2_0
TXD3_0
-
TXER_0
-
-
RXD0_0
RXD1_0
RXD2_0
RXD3_0
MDIO_0
-
-
MDC_0
EINT11_3
EINT12_3
-
-
-
-
-
-
-
-
SGA0_1
SGO0_1
SGA1_1
SGO1_1
-
-
SGA2_1
SGO2_1
-
-
SGA3_1
SGO3_1
-
EINT9_0
-
-
-
-
-
-
-
PPG4_TOUT0_0
PPG4_TOUT2_0
-
-
EINT2_0
EINT1_3
EINT2_3
EINT3_3
EINT4_3
-
EINT5_3
-
-
EINT6_3
EINT3_0
EINT7_3
EINT8_3
EINT9_3
-
-
EINT10_3
SCS32_0
SCS33_0
-
-
-
-
-
-
-
-
-
-
-
PPG7_TOUT2_1
PPG0_TOUT0_0
PPG0_TOUT2_0
PPG8_TOUT0_1
PPG8_TOUT2_1
SGA0_0
SGO0_0
PPG9_TOUT0_1
PPG9_TOUT2_1
SGA1_0
-
SGA2_0
-
-
SGO2_0
-
-
-
OCU8_OTD0_0
OCU8_OTD1_0
-
-
SIN2_0
SCK2_0
SOT2_0
SCS20_0
SCS21_0
-
SCS22_0
-
-
SCS23_0
SIN3_0
SCK3_0
SOT3_0
SCS30_0
-
-
SCS31_0
-
-
-
-
-
-
-
-
-
-
PPG6_TOUT0_1
PPG6_TOUT2_1
PPG7_TOUT0_1
OCU1_OTD1_1
OCU0_OTD0_0
OCU0_OTD1_0
OCU2_OTD0_1
OCU2_OTD1_1
PPG1_TOUT0_0
PPG1_TOUT2_0
OCU8_OTD0_1
OCU8_OTD1_1
PPG2_TOUT0_0
SGO1_0
PPG3_TOUT0_0
-
-
PPG3_TOUT2_0
-
-
-
ICU9_IN0_0
ICU9_IN1_0
-
-
SIN9_2
SOT9_2
SCK9_2
SCS90_2
SCS91_2
-
-
-
-
SIN8_2
SCK8_2
SOT8_2
SCS80_2
-
-
-
-
-
-
-
-
-
-
-
-
-
-
OCU0_OTD0_1
OCU0_OTD1_1
OCU1_OTD0_1
ICU1_IN1_1
ICU0_IN0_0
ICU0_IN1_0
ICU2_IN0_1
ICU2_IN1_1
ICU1_IN0_0
ICU1_IN1_0
ICU8_IN0_1
ICU8_IN1_1
OCU1_OTD0_0
PPG2_TOUT2_0
OCU2_OTD0_0
-
-
OCU2_OTD1_0
-
-
-
TIN17_0
TOT17_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
ICU0_IN0_1
ICU0_IN1_1
ICU1_IN0_1
TOT1_1
AIN8
BIN8
TIN16_1
TOT16_1
ZIN8
AIN9
TIN17_1
TOT17_1
ICU2_IN0_0
OCU1_OTD1_0
ICU8_IN0_0
-
-
ICU8_IN1_0
-
-
-
RX2_0
TX2_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TIN0_1
TOT0_1
TIN1_1
RX1_1
TIN0_0
TOT0_0
TX1_1
SCK10_1
TIN1_0
TOT1_0
RX2_1
TX2_1
BIN9
ICU2_IN1_0
SCK16_0
-
-
SOT16_0
-
-
-
SCS160_0
SCS161_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SIN8_1
RX0_1
TX0_1
SCS80_1
FRT0/1/2/3_TEXT
FRT4/8/9/10_TEXT
SIN10_1
TRACE3_1
RX0_0
TX0_0
SOT10_1
SCS100_1
TIN16_0
ZIN9
SCL16
-
-
SDA16
-
-
-
INDICATOR0_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCK8_1
SOT8_1
TRACE1_1
SIN0_0
SCK0_0
TRACE2_1
-
SOT0_0
SCS00_0
TRACE_CTL_1
TRACE_CLK_1
RX1_0
TOT16_0
TRACE_CTL_0
-
-
TRACE_CLK_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_1
-
-
SCL0
-
-
SDA0
TRACE1_0
-
-
TRACE2_0
TX1_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_0
-
-
-
-
SIN16_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE3_0
-
-
-
-
-
-
-
-
-
-
TOP VIEW
TEQFP-208
Document Number: 002-10635 Rev. *H Page 19 of 322
S6J3310/20/30/40 Series
Figure 4-4: TEQFP-208 (S6J334xKyz *1)
*1: x, y, z are selected from the following parameters:
x: E, D, C, B (Memory Size)
y: S, A, B, U, C, D, T, E, F, V, G, H (Option)
z: C, D, E (Revision)
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
LCDD4
LCDD3
-
-
LCDD0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCS43_0
SCS42_0
LCDD2
LCDD1
SDA4
SCL4
-
-
SCS32_1
SCS31_1
-
-
-
-
-
-
-
SCS23_1
SCS22_1
SCS21_1
SCS20_1
SOT2_1
-
-
-
-
-
-
-
SCL12
-
-
-
-
SDA11
-
SCL11
-
-
-
-
-
SDA10
SCL10
-
-
-
-
-
SDA9
-
-
-
-
SCS41_0
SCS40_0
SOT4_0
SCK4_0
SIN4_0
SCS33_1
EINT20_5
EINT19_5
SCS30_1
SOT3_1
SCK3_1
SIN3_1
-
-
-
PPG14_TOUT0_1
PPG13_TOUT2_1
PPG13_TOUT0_1
PPG12_TOUT2_1
PPG12_TOUT0_1
-
-
-
-
-
-
SDA12
SCK12_0
SIN12_0
-
SCS111_0
SCS110_0
SOT11_0
-
SCK11_0
-
-
SIN11_0
-
SCS100_0
SOT10_0
SCK10_0
-
SIN10_0
SCS91_0
SCS90_0
-
SOT9_0
-
-
EINT3_6
EINT2_6
EINT1_6
EINT0_6
EINT23_5
EINT22_5
EINT0_0
EINT21_5
ADTRG1_2
ADTRG0_1
PPG12/13/14/15_TIN1_1
PPG15_TOUT2_1
PPG15_TOUT0_1
PPG14_TOUT2_1
-
-
-
EINT15_5
EINT14_5
EINT13_5
EINT12_5
EINT11_5
-
-
-
-
SCS120_0
-
SOT12_0
PPG12/13/14/15_TIN1_0
PPG15_TOUT2_0
-
PPG15_TOUT0_0
PPG14_TOUT2_0
PPG14_TOUT0_0
-
PPG13_TOUT2_0
-
-
PPG13_TOUT0_0
-
PPG12_TOUT2_0
PPG12_TOUT0_0
PPG6/7/8/9/10/11_TIN1_0
-
PPG11_TOUT2_0
PPG11_TOUT0_0
PPG10_TOUT2_0
-
PPG10_TOUT0_0
-
-
SEG18
SEG17
SEG16
SEG15
SEG14
SEG13
SEG12
SEG11
SEG10
SEG9
EINT18_5
EINT17_5
EINT16_5
EINT3_1
-
-
-
SEG4
SEG3
SEG2
SEG1
SEG0
SCK2_1
SIN2_1
-
-
EINT9_5
-
EINT7_5
EINT6_5
EINT23_0
-
EINT4_5
EINT3_5
EINT2_5
-
EINT0_5
-
-
EINT22_0
-
EINT22_4
EINT21_4
EINT20_4
-
EINT21_0
EINT18_4
EINT17_4
-
EINT15_4
-
-
MAD0
MDATA7
MDATA6
MDATA5
MDATA4
MDATA3
MDATA2
MDATA1
MDATA0
MCSX1
SEG8
SEG7
SEG6
SEG5
-
-
-
MCSX0
MDATA11
MDATA10
MDATA9
MDATA8
-
-
-
-
PWM2M5
-
PWM2P5
PWM1M5
PWM1P5
-
PWM2M4
PWM2P4
PWM1M4
-
PWM1P4
-
-
PWM2M3
-
PWM2P3
PWM1M3
PWM1P3
-
PWM2M2
PWM2P2
PWM1M2
EINT16_4
PWM1P2
-
-
DSP0_R6_0
DSP0_R5_0
DSP0_R4_0
DSP0_R3_0
DSP0_R2_0
DSP0_R1_0
DSP0_R0_0
DSP0_CLK_0
DSP0_VSYNC_0
DSP0_HSYNC_0
MDATA15
MDATA14
MDATA13
MDATA12
-
-
-
DSP0_EN_0
-
-
-
-
EINT10_5
EINT2_1
-
-
AN63
EINT8_5
AN62
AN61
AN60
EINT5_5
AN59
AN58
AN57
EINT1_5
AN56
-
-
AN55
EINT23_4
AN54
AN53
AN52
EINT19_4
AN51
AN50
AN49
-
AN47
-
VSS
P2_19
P2_18
P2_17
P2_16
P2_15
P2_14
P2_13
P2_12
P2_11
P2_10
P3_31
P3_30
P3_29
P3_28
VCC53
VSS
VCC12
P2_09
P3_27
P3_26
P3_25
P3_24
P4_31
P4_30
DVCC
DVSS
P2_08
P4_29
P2_07
P2_06
P2_05
P4_28
P2_04
P2_03
P2_02
P4_27
P2_01
DVCC
DVSS
P2_00
P4_26
P1_31
P1_30
P1_29
P4_25
P1_28
P1_27
P1_26
P4_24
P1_25
DVCC
-
S
S
S
S
S
S
S
S2
S
S
S
S
S
S
-
-
-
S
S
S
S
S
Q
Q
-
-
P
Q
P
P
P
Q
P
P
P
Q
P
-
-
P
Q
P
P
P
Q
P
P
P
P
P
-
208
207
206
205
204
203
202
201
200
199
198
197
196
195
194
193
192
191
190
189
188
187
186
185
184
183
182
181
180
179
178
177
176
175
174
173
172
171
170
169
168
167
166
165
164
163
162
161
160
159
158
157
- - - - - - - - - - - - - VCC53 - 1 156 -DVSS - - - - - - - - - - - - -
- - - - - - - - LCDD5 EINT0_1 SEG19 MAD1 DSP0_R7_0 P0_00 S 2 155 P P1_24 AN46 PWM2M1 EINT14_4 PPG9_TOUT2_0 SCK9_0 SCL9 - - - - - - -
- - - - - LCDD6 - - SIN1_0 EINT1_0 SEG20 MAD2 DSP0_G0_0 P0_01 S 3 154 P P1_23 AN45 PWM2P1 EINT20_0 PPG9_TOUT0_0 SIN9_0 - - - - - - - -
- - - - LCDD7 - - SCL1 SCK1_0 EINT4_1 SEG21 MAD3 DSP0_G1_0 P0_02 S 4 153 P P1_22 AN44 PWM1M1 EINT13_4 PPG8_TOUT2_0 TX6_0 SCS80_0 - - - - - - -
- - - - - LCDD8 - SDA1 SOT1_0 EINT5_1 SEG22 MAD4 DSP0_G2_0 P0_03 S 5 152 P P1_21 AN43 PWM1P1 EINT19_0 PPG8_TOUT0_0 RX6_0 SOT8_0 SDA8 - - - - - -
- - - - - - - - - RX0_2 - EINT7_1 - P4_00 T 6 151 P P1_20 AN42 PWM2M0 EINT12_4 PPG7_TOUT2_0 SCK8_0 SCL8 - - - - - - -
- - - - - - - - - TX0_2 - EINT9_1 - P4_01 T 7 150 P P1_19 AN41 PWM2P0 EINT18_0 PPG7_TOUT0_0 SIN8_0 - - - - - - - -
- - - - - - - - - - - EINT10_1 - P4_02 T 8 149 P P1_18 AN40 PWM1M0 EINT11_4 PPG6_TOUT2_0 TX5_0 SCS171_0 - - - - - - -
- - - - - LCDD9 - SIN0_1 SCS10_0 EINT11_1 SEG23 MAD5 DSP0_G3_0 P0_04 S 9 148 P P1_17 AN39 PWM1P0 EINT17_0 PPG6_TOUT0_0 RX5_0 SCS170_0 - - - - - - -
- - - - LCDD10 - - SOT0_1 SCS11_0 EINT13_1 SEG24 MAD6 DSP0_G4_0 P0_05 S 10 147 - DVCC - - - - - - - - - - - - -
- - LCDD11 - - SCK0_1 SCS12_0 PPG0_TOUT0_1 EINT15_1 SEG25 MAD7 DSP0_G5_0 I2S1_ECLK_0 P0_06 S 11 146 -DVSS - - - - - - - - - - - - -
- - LCDD12 - - SCS00_1 SCS13_0 PPG0_TOUT2_1 EINT23_1 SEG26 MAD8 DSP0_G6_0 I2S1_SD_0 P0_07 S 12 145 -AVSS - - - - - - - - - - - - -
- - - - LCDD13 - - PPG1_TOUT0_1 EINT0_2 SEG27 MAD9 DSP0_G7_0 I2S1_WS_0 P0_08 S 13 144 -AVRL5 - - - - - - - - - - - - -
- - - LCDD14 - - SIN17_1 PPG1_TOUT2_1 EINT1_2 SEG28 MAD10 DSP0_B0_0 I2S1_SCK_0 P0_09 S 14 143 - AVRH5 - - - - - - - - - - - - -
- - - - - - - - SCS170_1 RX3_2 - EINT2_2 - P4_03 T 15 142 - AVCC5 - - - - - - - - - - - - -
- - - - - - - - SCK17_1 TX3_2 - EINT3_2 - P4_04 T 16 141 G P4_23 - EINT10_4 - - SCS160_1 - - - - - - - -
- - - - - - - - - SOT17_1 - EINT4_2 - P4_05 T 17 140 E P4_22 ADTRG1_0 EINT22_1 - - SCS161_1 - - - - - - - -
- - - LCDD15 - - SCS171_1 PPG2_TOUT0_1 EINT5_2 SEG29 MAD11 DSP0_B1_0 - P0_10 S 18 139 H P1_16 ADTRG0_0 - EINT9_4 SGO4_0 PPG0/1/2/3/4/5_TIN1_0 OCU10_OTD1_0 TOT49_0 SOT17_0 SDA17 WOT SYSC0_CLK_0 - -
- - - - - LCDD16 - PPG2_TOUT2_1 EINT6_2 SEG30 MAD12 DSP0_B2_0 - P0_11 S 19 138 G P4_21 - EINT8_4 - SCK16_1 - - - - - - - - -
- - - - - LCDD17 - PPG3_TOUT0_1 EINT7_2 SEG31 MAD13 DSP0_B3_0 - P0_12 S 20 137 G P4_20 - EINT7_4 - - SOT16_1 - - - - - - - -
- - - - - CS# - PPG3_TOUT2_1 EINT8_2 COM0 MAD14 DSP0_B4_0 - P0_13 S 21 136 G P4_19 - EINT16_1 - - SIN16_1 - - - - - - - -
- - - - - - - - - - - - - VCC53 - 22 135 - VCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -23 134 -VSS - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC12 - 24 133 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SIN1_1 PPG4_TOUT0_1 EINT1_1 MAD15 - P3_00 T 25 132 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SCK1_1 PPG4_TOUT2_1 EINT9_2 MAD16 - P3_01 T 26 131 G P4_18 - EINT6_4 - SIN12_1 - - - - - - - - -
- - - - - - - - SOT1_1 PPG5_TOUT0_1 EINT10_2 MAD17 - P3_02 T 27 130 G P4_17 - EINT5_4 - SOT12_1 - - - - - - - - -
- - - - - - - - SCS10_1 PPG5_TOUT2_1 EINT11_2 MAD18 - P3_03 T 28 129 H P1_15 AN32 EINT16_0 SGA4_0 PPG5_TOUT2_0 OCU10_OTD0_0 ICU10_IN1_0 TIN49_0 SCK17_0 SCK12_1 SCL17 INDICATOR0_1 - -
- - - - - - - - SCS11_1 PPG0/1/2/3/4/5_TIN1_1 EINT12_2 MAD19 - P3_04 T 29 128 G P1_14 AN31 EINT15_0 SGO3_0 PPG5_TOUT0_0 OCU9_OTD1_0 ICU10_IN0_0 TOT48_0 TX3_0 SIN17_0 SYSC0_CLK_1 - - -
- - - - - - - - - - - EINT13_2 - P4_06 T 30 127 G P3_23 AN30 EINT4_4 TX6_1 SCS120_1 - - - - - - - - -
- - - - - - - - - - - EINT14_2 - P4_07 T 31 126 G P3_22 AN29 EINT19_1 RX6_1 SCS91_1 - - - - - - - - -
- - - - - - - - SCS12_1 SIN4_1 EINT15_2 MAD20 - P3_05 T 32 125 G P3_21 AN28 EINT3_4 TOT49_1 SCS90_1 - - - - - - - - -
- - - - - - - - SCS13_1 SOT4_1 EINT16_2 MAD21 - P3_06 T 33 124 E P3_20 EINT2_4 PPG6/7/8/9/10/11_TIN1_1 TIN49_1 TX5_1 SOT9_1 - - - - - - - -
- - - - - - WR# - SCK4_1 EINT17_2 COM1 MOEX DSP0_B5_0 P0_14 S 34 123 E P3_19 EINT17_1 PPG11_TOUT2_1 OCU10_OTD1_1 ICU10_IN1_1 RX5_1 SCK9_1 - - - - - - -
- - - - - - - RD# SCS40_1 EINT18_2 COM2 MWEX DSP0_B6_0 P0_15 S 35 122 E P3_18 EINT20_1 PPG11_TOUT0_1 OCU10_OTD0_1 ICU10_IN0_1 SIN9_1 - - - - - - - -
- - - - - - - - SCS41_1 EINT19_2 COM3 MCLK DSP0_B7_1 P0_16 S 36 121 -VSS - - - - - - - - - - - - -
- - - - - - - - - - SCS42_1 EINT20_2 MDQM1 P3_07 T 37 120 - C - - - - - - - - - - - - -
- - - - - - - SCS43_1 EINT21_2 V0 MDQM0 DSP0_B7_0 - P0_17 V 38 119 O MODE - - - - - - - - - - - - -
- - - - - RS - - EINT22_2 V1 MCSX2 - - P0_18 V 39 118 D PSC_1 - - - - - - - - - - - - -
- - - - - RES# - - EINT23_2 V2 MCSX3 - - P0_19 V 40 117 N RSTX - - - - - - - - - - - - -
- - - - - TE - - EINT0_3 V3 MRDY - - P0_20 U 41 116 G P4_16 - EINT1_4 - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 42 115 G P3_17 AN26 EINT0_4 SGO4_1 PPG10_TOUT2_1 OCU9_OTD1_1 ICU9_IN1_1 TOT48_1 TX3_1 - - - - -
- - - - - - - - - - - - - VSS -43 114 G P3_16 AN25 EINT14_1 SGA4_1 PPG10_TOUT0_1 OCU9_OTD0_1 ICU9_IN0_1 TIN48_1 RX3_1 - - - - -
- - - - - - - - - - - - - AVSS -44 113 G P1_13 AN24 EINT14_0 SGA3_0 OCU9_OTD0_0 TIN48_0 RX3_0 - - - - - - -
- - - - - - - - - - - - - - - 45 112 L2 JTAG_TMS - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 46 111 L2 JTAG_TCK - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -47 110 L2 JTAG_TDI - - - - - - - - - - - - -
- - - - - - - - - - - - - AVCC3_DAC - 48 109 M JTAG_TDO - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 49 108 L JTAG_NTRST - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 50 107 KX0 - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -51 106 KX1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -52 105 -VSS - - - - - - - - - - - - -
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
-
B
B
B
B
B
-
B
-
-
B
B
B
B
B
-
-
C
C
C
-
-
-
-
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
G
H
G
G
H
G
G
I
R
R
-
VCC3
P0_21
P0_22
P0_23
P0_24
P0_25
VSS
P0_26
VSS
VCC3
P0_27
P0_28
P0_29
P0_30
P0_31
VSS
VCC3
P1_00
P1_01
P1_02
VCC12
VCC12
VSS
VCC5
P4_08
P4_09
P4_10
P4_11
P3_08
P3_09
P3_10
P3_11
P1_03
P1_04
P3_12
P3_13
P1_05
P1_06
P3_14
P3_15
P1_07
P1_08
P1_09
P4_12
P4_13
P1_10
P4_14
P4_15
NMIX
X0A
X1A
VCC5
-
M_SDATA0_0
M_SDATA0_2
M_SDATA0_1
M_SSEL0
M_SDATA0_3
-
M_SCLK0
-
-
M_SDATA1_0
M_SDATA1_2
M_SDATA1_1
M_SSEL1
M_SDATA1_3
-
-
-
-
-
-
-
-
-
-
-
-
-
AN4
AN5
AN6
AN7
AN8
AN9
AN10
AN11
AN12
AN13
AN14
AN15
AN16
AN17
AN18
-
-
AN21
-
-
-
P1_11
P1_12
-
-
M_DQ3
M_DQ2
M_DQ1
M_DQ0
M_CS#_1
-
M_CK
-
-
M_RWDS
M_DQ4
M_DQ5
M_DQ6
M_DQ7
-
-
M_CS#_2
-
-
-
-
-
-
EINT13_3
EINT14_3
EINT15_3
EINT16_3
EINT18_1
EINT6_1
EINT17_3
EINT8_1
EINT4_0
EINT5_0
EINT21_1
EINT18_3
EINT6_0
EINT7_0
EINT12_1
EINT19_3
EINT8_0
ADTRG1_1
EINT10_0
EINT20_3
EINT21_3
EINT11_0
EINT22_3
EINT23_3
-
EINT12_0
EINT13_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
EINT11_3
EINT12_3
-
-
-
-
-
-
-
-
SGA0_1
SGO0_1
SGA1_1
SGO1_1
-
-
SGA2_1
SGO2_1
-
-
SGA3_1
SGO3_1
-
EINT9_0
-
-
-
-
-
-
-
PPG4_TOUT0_0
PPG4_TOUT2_0
-
-
EINT2_0
EINT1_3
EINT2_3
EINT3_3
EINT4_3
-
EINT5_3
-
-
EINT6_3
EINT3_0
EINT7_3
EINT8_3
EINT9_3
-
-
EINT10_3
SCS32_0
SCS33_0
-
-
-
-
-
-
-
-
-
-
-
PPG7_TOUT2_1
PPG0_TOUT0_0
PPG0_TOUT2_0
PPG8_TOUT0_1
PPG8_TOUT2_1
SGA0_0
SGO0_0
PPG9_TOUT0_1
PPG9_TOUT2_1
SGA1_0
-
SGA2_0
-
-
SGO2_0
-
-
-
OCU8_OTD0_0
OCU8_OTD1_0
-
-
SIN2_0
SCK2_0
SOT2_0
SCS20_0
SCS21_0
-
SCS22_0
-
-
SCS23_0
SIN3_0
SCK3_0
SOT3_0
SCS30_0
-
-
SCS31_0
-
-
-
-
-
-
-
-
-
-
PPG6_TOUT0_1
PPG6_TOUT2_1
PPG7_TOUT0_1
OCU1_OTD1_1
OCU0_OTD0_0
OCU0_OTD1_0
OCU2_OTD0_1
OCU2_OTD1_1
PPG1_TOUT0_0
PPG1_TOUT2_0
OCU8_OTD0_1
OCU8_OTD1_1
PPG2_TOUT0_0
SGO1_0
PPG3_TOUT0_0
-
-
PPG3_TOUT2_0
-
-
-
ICU9_IN0_0
ICU9_IN1_0
-
-
SIN9_2
SOT9_2
SCK9_2
SCS90_2
SCS91_2
-
-
-
-
SIN8_2
SCK8_2
SOT8_2
SCS80_2
-
-
-
-
-
-
-
-
-
-
-
-
-
-
OCU0_OTD0_1
OCU0_OTD1_1
OCU1_OTD0_1
ICU1_IN1_1
ICU0_IN0_0
ICU0_IN1_0
ICU2_IN0_1
ICU2_IN1_1
ICU1_IN0_0
ICU1_IN1_0
ICU8_IN0_1
ICU8_IN1_1
OCU1_OTD0_0
PPG2_TOUT2_0
OCU2_OTD0_0
-
-
OCU2_OTD1_0
-
-
-
TIN17_0
TOT17_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
ICU0_IN0_1
ICU0_IN1_1
ICU1_IN0_1
TOT1_1
AIN8
BIN8
TIN16_1
TOT16_1
ZIN8
AIN9
TIN17_1
TOT17_1
ICU2_IN0_0
OCU1_OTD1_0
ICU8_IN0_0
-
-
ICU8_IN1_0
-
-
-
RX2_0
TX2_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TIN0_1
TOT0_1
TIN1_1
RX1_1
TIN0_0
TOT0_0
TX1_1
SCK10_1
TIN1_0
TOT1_0
RX2_1
TX2_1
BIN9
ICU2_IN1_0
SCK16_0
-
-
SOT16_0
-
-
-
SCS160_0
SCS161_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SIN8_1
RX0_1
TX0_1
SCS80_1
FRT0/1/2/3_TEXT
FRT4/8/9/10_TEXT
SIN10_1
TRACE3_1
RX0_0
TX0_0
SOT10_1
SCS100_1
TIN16_0
ZIN9
SCL16
-
-
SDA16
-
-
-
INDICATOR0_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCK8_1
SOT8_1
TRACE1_1
SIN0_0
SCK0_0
TRACE2_1
-
SOT0_0
SCS00_0
TRACE_CTL_1
TRACE_CLK_1
RX1_0
TOT16_0
TRACE_CTL_0
-
-
TRACE_CLK_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_1
-
-
SCL0
-
-
SDA0
TRACE1_0
-
-
TRACE2_0
TX1_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_0
-
-
-
-
SIN16_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE3_0
-
-
-
-
-
-
-
-
-
-
TOP VIEW
TEQFP-208
Document Number: 002-10635 Rev. *H Page 20 of 322
S6J3310/20/30/40 Series
4.1.2 TEQFP-176 Pin Assignment
Figure 4-5: TEQFP-176 (S6J331xJyz *1)
*1: x, y, z are selected from the following parameters:
x: E, D, C, B (Memory Size)
y: S, A, B, U, C, D, T, E, F, V, G, H (Option)
z: C, D, E (Revision)
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
LCDD4
LCDD3
-
-
LCDD0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCS43_0
SCS42_0
LCDD2
LCDD1
SDA4
SCL4
-
-
SCS32_1
SCS31_1
-
-
-
-
-
-
-
SCS23_1
SCS22_1
SCS21_1
SCS20_1
SOT2_1
-
-
-
-
SCL12
-
-
-
SDA11
SCL11
-
-
-
-
SDA10
SCL10
-
-
-
SDA9
-
-
-
-
SCS41_0
SCS40_0
SOT4_0
SCK4_0
SIN4_0
SCS33_1
EINT20_5
EINT19_5
SCS30_1
SOT3_1
SCK3_1
SIN3_1
-
-
-
PPG14_TOUT0_1
PPG13_TOUT2_1
PPG13_TOUT0_1
PPG12_TOUT2_1
PPG12_TOUT0_1
-
-
-
SDA12
SCK12_0
SIN12_0
SCS111_0
SCS110_0
SOT11_0
SCK11_0
-
-
SIN11_0
SCS100_0
SOT10_0
SCK10_0
SIN10_0
SCS91_0
SCS90_0
SOT9_0
-
-
EINT3_6
EINT2_6
EINT1_6
EINT0_6
EINT23_5
EINT22_5
EINT0_0
EINT21_5
ADTRG1_2
ADTRG0_1
PPG12/13/14/15_TIN1_1
PPG15_TOUT2_1
PPG15_TOUT0_1
PPG14_TOUT2_1
-
-
-
EINT15_5
EINT14_5
EINT13_5
EINT12_5
EINT11_5
-
-
SCS120_0
SOT12_0
PPG12/13/14/15_TIN1_0
PPG15_TOUT2_0
PPG15_TOUT0_0
PPG14_TOUT2_0
PPG14_TOUT0_0
PPG13_TOUT2_0
-
-
PPG13_TOUT0_0
PPG12_TOUT2_0
PPG12_TOUT0_0
PPG6/7/8/9/10/11_TIN1_0
PPG11_TOUT2_0
PPG11_TOUT0_0
PPG10_TOUT2_0
PPG10_TOUT0_0
-
-
SEG18
SEG17
SEG16
SEG15
SEG14
SEG13
SEG12
SEG11
SEG10
SEG9
EINT18_5
EINT17_5
EINT16_5
EINT3_1
-
-
-
SEG4
SEG3
SEG2
SEG1
SEG0
-
-
EINT9_5
EINT7_5
EINT6_5
EINT23_0
EINT4_5
EINT3_5
EINT2_5
EINT0_5
-
-
EINT22_0
EINT22_4
EINT21_4
EINT20_4
EINT21_0
EINT18_4
EINT17_4
EINT15_4
-
-
MAD0
MDATA7
MDATA6
MDATA5
MDATA4
MDATA3
MDATA2
MDATA1
MDATA0
MCSX1
SEG8
SEG7
SEG6
SEG5
-
-
-
MCSX0
MDATA11
MDATA10
MDATA9
MDATA8
-
-
PWM2M5
PWM2P5
PWM1M5
PWM1P5
PWM2M4
PWM2P4
PWM1M4
PWM1P4
-
-
PWM2M3
PWM2P3
PWM1M3
PWM1P3
PWM2M2
PWM2P2
PWM1M2
PWM1P2
-
-
DSP0_R6_0
DSP0_R5_0
DSP0_R4_0
DSP0_R3_0
DSP0_R2_0
DSP0_R1_0
DSP0_R0_0
DSP0_CLK_0
DSP0_VSYNC_0
DSP0_HSYNC_0
MDATA15
MDATA14
MDATA13
MDATA12
-
-
-
DSP0_EN_0
I2S0_SCK_1
I2S0_WS_1
I2S0_SD_1
I2S0_ECLK_1
-
-
AN63
AN62
AN61
AN60
AN59
AN58
AN57
AN56
-
-
AN55
AN54
AN53
AN52
AN51
AN50
AN49
AN47
-
VSS
P2_19
P2_18
P2_17
P2_16
P2_15
P2_14
P2_13
P2_12
P2_11
P2_10
P3_31
P3_30
P3_29
P3_28
VCC53
VSS
VCC12
P2_09
P3_27
P3_26
P3_25
P3_24
DVCC
DVSS
P2_08
P2_07
P2_06
P2_05
P2_04
P2_03
P2_02
P2_01
DVCC
DVSS
P2_00
P1_31
P1_30
P1_29
P1_28
P1_27
P1_26
P1_25
DVCC
-
S
S
S
S
S
S
S
S2
S
S
S
S
S
S
-
-
-
S
S
S
S
S
-
-
P
P
P
P
P
P
P
P
-
-
P
P
P
P
P
P
P
P
-
176
175
174
173
172
171
170
169
168
167
166
165
164
163
162
161
160
159
158
157
156
155
154
153
152
151
150
149
148
147
146
145
144
143
142
141
140
139
138
137
136
135
134
133
- - - - - - - - - - - - - VCC53 - 1 132 -DVSS - - - - - - - - - - - - -
- - - - - - - - LCDD5 EINT0_1 SEG19 MAD1 DSP0_R7_0 P0_00 S 2 131 P P1_24 AN46 PWM2M1 EINT14_4 PPG9_TOUT2_0 SCK9_0 SCL9 - - - - - - -
- - - - - LCDD6 ARH0_AIC1_TCKI ARH0_AIC1_DNCLK SIN1_0 EINT1_0 SEG20 MAD2 DSP0_G0_0 P0_01 S 3 130 P P1_23 AN45 PWM2P1 EINT20_0 PPG9_TOUT0_0 SIN9_0 - - - - - - - -
- - - - LCDD7 ARH0_AIC1_DNDATA1 ARH0_AIC1_TDA1 SCL1 SCK1_0 EINT4_1 SEG21 MAD3 DSP0_G1_0 P0_02 S 4 129 P P1_22 AN44 PWM1M1 EINT13_4 PPG8_TOUT2_0 TX6_0 SCS80_0 - - - - - - -
- - - - - LCDD8 ARH0_AIC1_dbg_out_1 SDA1 SOT1_0 EINT5_1 SEG22 MAD4 DSP0_G2_0 P0_03 S 5 128 P P1_21 AN43 PWM1P1 EINT19_0 PPG8_TOUT0_0 RX6_0 SOT8_0 SDA8 - - - - - -
- - - - - LCDD9 ARH0_AIC1_dbg_out_0 SIN0_1 SCS10_0 EINT11_1 SEG23 MAD5 DSP0_G3_0 P0_04 S 6 127 P P1_20 AN42 PWM2M0 EINT12_4 PPG7_TOUT2_0 SCK8_0 SCL8 - - - - - - -
- - - - LCDD10 ARH0_AIC1_DNDATA0 ARH0_AIC1_TDA0 SOT0_1 SCS11_0 EINT13_1 SEG24 MAD6 DSP0_G4_0 P0_05 S 7 126 P P1_19 AN41 PW M2P0 EINT18_0 PPG7_TOUT0_0 SIN8_0 - - - - - - - -
- - LCDD11 ARH0_AIC1_UPCLK ARH0_AIC1_RCK SCK0_1 SCS12_0 PPG0_TOUT0_1 EINT15_1 SEG25 MAD7 DSP0_G5_0 I2S1_ECLK_0 P0_06 S 8 125 P P1_18 AN40 PWM1M0 EINT11_4 PPG6_TOUT2_0 TX5_0 SCS171_0 - - - - - - -
- - LCDD12 ARH0_AIC1_UPDATA1 ARH0_AIC1_RDA1 SCS00_1 SCS13_0 PPG0_TOUT2_1 EINT23_1 SEG26 MAD8 DSP0_G6_0 I2S1_SD_0 P0_07 S 9 124 P P1_17 AN39 PWM1P0 EINT17_0 PPG6_TOUT0_0 RX5_0 SCS170_0 - - - - - - -
- - - - LCDD13 ARH0_AIC1_UPDATA0 ARH0_AIC1_RDA0 PPG1_TOUT0_1 EINT0_2 SEG27 MAD9 DSP0_G7_0 I2S1_WS_0 P0_08 S 10 123 - DVCC - - - - - - - - - - - - -
- - - LCDD14 ARH0_AIC0_TCKI ARH0_AIC0_DNCLK SIN17_1 PPG1_TOUT2_1 EINT1_2 SEG28 MAD10 DSP0_B0_0 I2S1_SCK_0 P0_09 S 11 122 -DVSS - - - - - - - - - - - - -
- - - LCDD15 ARH0_AIC0_DNDATA1 ARH0_AIC0_TDA1 SCS171_1 PPG2_TOUT0_1 EINT5_2 SEG29 MAD11 DSP0_B1_0 I2S0_ECLK_0 P0_10 S 12 121 -AVSS - - - - - - - - - - - - -
- - - - - LCDD16 ARH0_AIC0_dbg_out_1 PPG2_TOUT2_1 EINT6_2 SEG30 MAD12 DSP0_B2_0 I2S0_SD_0 P0_11 S 13 120 - AVRL5 - - - - - - - - - - - - -
- - - - - LCDD17 ARH0_AIC0_dbg_out_0 PPG3_TOUT0_1 EINT7_2 SEG31 MAD13 DSP0_B3_0 I2S0_WS_0 P0_12 S 14 119 - AVRH5 - - - - - - - - - - - - -
- - - - - CS# ARH0_AIC0_dbg_select PPG3_TOUT2_1 EINT8_2 COM0 MAD14 DSP0_B4_0 I2S0_SCK_0 P0_13 S 15 118 - AVCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 16 117 H P1_16 ADTRG0_0 - EINT9_4 SGO4_0 PPG0/1/2/3/4/5_TIN1_0 OCU10_OTD1_0 TOT49_0 SOT17_0 SDA17 W OT SYSC0_CLK_0 - -
- - - - - - - - - - - - - VSS -17 116 - VCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC12 - 18 115 -VSS - - - - - - - - - - - - -
- - - - - - - - SIN1_1 PPG4_TOUT0_1 EINT1_1 MAD15 TXD1_1 P3_00 T 19 114 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SCK1_1 PPG4_TOUT2_1 EINT9_2 MAD16 TXD2_1 P3_01 T 20 113 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SOT1_1 PPG5_TOUT0_1 EINT10_2 MAD17 TXD3_1 P3_02 T 21 112 H P1_15 AN32 EINT16_0 SGA4_0 PPG5_TOUT2_0 OCU10_OTD0_0 ICU10_IN1_0 TIN49_0 SCK17_0 SCK12_1 SCL17 INDICATOR0_1 - -
- - - - - - - - SCS10_1 PPG5_TOUT2_1 EINT11_2 MAD18 TXER_1 P3_03 T 22 111 G P1_14 AN31 EINT15_0 SGO3_0 PPG5_TOUT0_0 OCU9_OTD1_0 ICU10_IN0_0 TOT48_0 TX3_0 SIN17_0 SYSC0_CLK_1 - - -
- - - - - - - - SCS11_1 PPG0/1/2/3/4/5_TIN1_1 EINT12_2 MAD19 RXD0_1 P3_04 T 23 110 G P3_23 AN30 EINT4_4 TX6_1 SCS120_1 - - - - - - - - -
- - - - - - - - SCS12_1 SIN4_1 EINT15_2 MAD20 RXD3_1 P3_05 T 24 109 G P3_22 AN29 EINT19_1 RX6_1 SCS91_1 - - - - - - - - -
- - - - - - - - SCS13_1 SOT4_1 EINT16_2 MAD21 MDIO_1 P3_06 T 25 108 G P3_21 AN28 EINT3_4 TOT49_1 SCS90_1 - - - - - - - - -
- - - - - - WR# ARH0_AIC1_dbg_select SCK4_1 EINT17_2 COM1 MOEX DSP0_B5_0 P0_14 S 26 107 E P3_20 EINT2_4 PPG6/7/8/9/10/11_TIN1_1 TIN49_1 TX5_1 SO T9_1 - - - - - - - -
- - - - - - - RD# SCS40_1 EINT18_2 COM2 MWEX DSP0_B6_0 P0_15 S 27 106 E P3_19 EINT17_1 PPG11_TOUT2_1 OCU10_OTD1_1 ICU10_IN1_1 RX5_1 SCK9_1 - - - - - - -
- - - - - - ARH0_AIC0_DNDATA0 ARH0_AIC0_TDA0 SCS41_1 EINT19_2 COM3 MCLK DSP0_B7_1 P0_16 S 28 105 E P3_18 EINT20_1 PPG11_TOUT0_1 OCU10_OTD0_1 ICU10_IN0_1 SIN9_1 - - - - - - - -
- - - - - - - - - - SCS42_1 EINT20_2 MDQM1 P3_07 T 29 104 -VSS - - - - - - - - - - - - -
- - - - - - - SCS43_1 EINT21_2 V0 MDQM0 DSP0_B7_0 RXCLK_0 P0_17 V 30 103 - C - - - - - - - - - - - - -
- - - - - RS ARH0_AIC0_UPCLK ARH0_AIC0_RCK EINT22_2 V1 MCSX2 MDC_1 RXER_0 P0_18 V 31 102 O MODE - - - - - - - - - - - - -
- - - - - RES# ARH0_AIC0_UPDATA1 ARH0_AIC0_RDA1 EINT23_2 V2 MCSX3 COL_1 RXDV_0 P0_19 V 32 101 D PSC_1 - - - - - - - - - - - - -
- - - - - TE ARH0_AIC0_UPDATA0 ARH0_AIC0_RDA0 EINT0_3 V3 MRDY CRS_1 TXCLK_0 P0_20 U 33 100 N RSTX - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 34 99 G P3_17 AN26 EINT0_4 SGO4_1 PPG10_TOUT2_1 OCU9_OTD1_1 ICU9_IN1_1 TOT48_1 TX3_1 - - - - -
- - - - - - - - - - - - - VSS -35 98 G P3_16 AN25 EINT14_1 SGA4_1 PPG10_TOUT0_1 OCU9_OTD0_1 ICU9_IN0_1 TIN48_1 RX3_1 - - - - -
- - - - - - - - - - - - - AVSS -36 97 G P1_13 AN24 EINT14_0 SGA3_0 OCU9_OTD0_0 TIN48_0 RX3_0 - - - - - - -
- - - - - - - - - - - - - DAC_R A 37 96 L2 JTAG_TMS - - - - - - - - - - - - -
- - - - - - - - - - - - - C_R A 38 95 L2 JTAG_TCK - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -39 94 L2 JTAG_TDI - - - - - - - - - - - - -
- - - - - - - - - - - - - AVCC3_DAC - 40 93 M JTAG_TDO - - - - - - - - - - - - -
- - - - - - - - - - - - - DAC_L A 41 92 L JTAG_NTRST - - - - - - - - - - - - -
- - - - - - - - - - - - - C_L A 42 91 KX0 - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -43 90 KX1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -44 89 -VSS - - - - - - - - - - - - -
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
-
B
B
B
B
B
-
B
-
-
B
B
B
B
B
-
-
C
C
C
-
-
-
-
G
G
G
G
G
G
G
G
G
G
G
G
G
G
H
H
I
R
R
-
VCC3
P0_21
P0_22
P0_23
P0_24
P0_25
VSS
P0_26
VSS
VCC3
P0_27
P0_28
P0_29
P0_30
P0_31
VSS
VCC3
P1_00
P1_01
P1_02
VCC12
VCC12
VSS
VCC5
P3_08
P3_09
P3_10
P3_11
P1_03
P1_04
P3_12
P3_13
P1_05
P1_06
P3_14
P3_15
P1_07
P1_08
P1_09
P1_10
NMIX
X0A
X1A
VCC5
-
M_SDATA0_0
M_SDATA0_2
M_SDATA0_1
M_SSEL0
M_SDATA0_3
-
M_SCLK0
-
-
M_SDATA1_0
M_SDATA1_2
M_SDATA1_1
M_SSEL1
M_SDATA1_3
-
-
MLBCLK
MLBSIG
MLBDAT
-
-
-
-
AN4
AN5
AN6
AN7
AN8
AN9
AN10
AN11
AN12
AN13
AN14
AN15
AN16
AN17
AN18
AN21
-
P1_11
P1_12
-
-
M_DQ3
M_DQ2
M_DQ1
M_DQ0
M_CS#_1
-
M_CK
-
-
M_RWDS
M_DQ4
M_DQ5
M_DQ6
M_DQ7
-
-
M_CS#_2
COL_0
CRS_0
-
-
-
-
EINT18_1
EINT6_1
EINT17_3
EINT8_1
EINT4_0
EINT5_0
EINT21_1
EINT18_3
EINT6_0
EINT7_0
EINT12_1
EINT19_3
EINT8_0
ADTRG1_1
EINT10_0
EINT11_0
-
EINT12_0
EINT13_0
-
-
TXEN_0
TXD0_0
TXD1_0
TXD2_0
TXD3_0
-
TXER_0
-
-
RXD0_0
RXD1_0
RXD2_0
RXD3_0
MDIO_0
-
-
MDC_0
EINT11_3
EINT12_3
-
-
-
-
SGA0_1
SGO0_1
SGA1_1
SGO1_1
BN0(BL0)
BP0(BH0)
SGA2_1
SGO2_1
AN0(AL0)
AP0(AH0)
SGA3_1
SGO3_1
BN1(BL1)
EINT9_0
AN1(AL1)
AP1(AH1)
-
PPG4_TOUT0_0
PPG4_TOUT2_0
-
-
EINT2_0
EINT1_3
EINT2_3
EINT3_3
EINT4_3
-
EINT5_3
-
-
EINT6_3
EINT3_0
EINT7_3
EINT8_3
EINT9_3
-
-
EINT10_3
SCS32_0
SCS33_0
-
-
-
-
-
-
-
PPG7_TOUT2_1
PPG0_TOUT0_0
PPG0_TOUT2_0
PPG8_TOUT0_1
PPG8_TOUT2_1
SGA0_0
SGO0_0
PPG9_TOUT0_1
PPG9_TOUT2_1
SGA1_0
BP1(BH1)
SGA2_0
SGO2_0
-
OCU8_OTD0_0
OCU8_OTD1_0
-
-
SIN2_0
SCK2_0
SOT2_0
SCS20_0
SCS21_0
-
SCS22_0
-
-
SCS23_0
SIN3_0
SCK3_0
SOT3_0
SCS30_0
-
-
SCS31_0
-
-
-
-
-
-
PPG6_TOUT0_1
PPG6_TOUT2_1
PPG7_TOUT0_1
OCU1_OTD1_1
OCU0_OTD0_0
OCU0_OTD1_0
OCU2_OTD0_1
OCU2_OTD1_1
PPG1_TOUT0_0
PPG1_TOUT2_0
OCU8_OTD0_1
OCU8_OTD1_1
PPG2_TOUT0_0
SGO1_0
PPG3_TOUT0_0
PPG3_TOUT2_0
-
ICU9_IN0_0
ICU9_IN1_0
-
-
SIN9_2
SOT9_2
SCK9_2
SCS90_2
SCS91_2
-
-
-
-
SIN8_2
SCK8_2
SOT8_2
SCS80_2
-
-
-
-
-
-
-
-
-
-
OCU0_OTD0_1
OCU0_OTD1_1
OCU1_OTD0_1
ICU1_IN1_1
ICU0_IN0_0
ICU0_IN1_0
ICU2_IN0_1
ICU2_IN1_1
ICU1_IN0_0
ICU1_IN1_0
ICU8_IN0_1
ICU8_IN1_1
OCU1_OTD0_0
PPG2_TOUT2_0
OCU2_OTD0_0
OCU2_OTD1_0
-
TIN17_0
TOT17_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
ICU0_IN0_1
ICU0_IN1_1
ICU1_IN0_1
TOT1_1
AIN8
BIN8
TIN16_1
TOT16_1
ZIN8
AIN9
TIN17_1
TOT17_1
ICU2_IN0_0
OCU1_OTD1_0
ICU8_IN0_0
ICU8_IN1_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TIN0_1
TOT0_1
TIN1_1
-
TIN0_0
TOT0_0
-
SCK10_1
TIN1_0
TOT1_0
-
-
BIN9
ICU2_IN1_0
SCK16_0
SOT16_0
-
SCS160_0
SCS161_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SIN8_1
RX0_1
TX0_1
SCS80_1
FRT0/1/2/3_TEXT
FRT4/8/9/10_TEXT
SIN10_1
TRACE3_1
RX0_0
TX0_0
SOT10_1
SCS100_1
TIN16_0
ZIN9
SCL16
SDA16
-
INDICATOR0_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCK8_1
SOT8_1
TRACE1_1
SIN0_0
SCK0_0
TRACE2_1
-
SOT0_0
SCS00_0
TRACE_CTL_1
TRACE_CLK_1
-
TOT16_0
TRACE_CTL_0
TRACE_CLK_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_1
-
-
SCL0
-
-
SDA0
TRACE1_0
-
-
TRACE2_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_0
-
-
-
-
SIN16_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE3_0
-
-
-
-
-
-
TOP VIEW
TEQFP-176
Document Number: 002-10635 Rev. *H Page 21 of 322
S6J3310/20/30/40 Series
Figure 4-6: TEQFP-176 (S6J332xJyz *1)
*1: x, y, z are selected from the following parameters:
x: E, D, C, B (Memory Size)
y: S, A, B, U, C, D, T, E, F, V, G, H (Option)
z: C, D, E (Revision)
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
LCDD4
LCDD3
-
-
LCDD0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCS43_0
SCS42_0
LCDD2
LCDD1
SDA4
SCL4
-
-
SCS32_1
SCS31_1
-
-
-
-
-
-
-
SCS23_1
SCS22_1
SCS21_1
SCS20_1
SOT2_1
-
-
-
-
SCL12
-
-
-
SDA11
SCL11
-
-
-
-
SDA10
SCL10
-
-
-
SDA9
-
-
-
-
SCS41_0
SCS40_0
SOT4_0
SCK4_0
SIN4_0
SCS33_1
EINT20_5
EINT19_5
SCS30_1
SOT3_1
SCK3_1
SIN3_1
-
-
-
PPG14_TOUT0_1
PPG13_TOUT2_1
PPG13_TOUT0_1
PPG12_TOUT2_1
PPG12_TOUT0_1
-
-
-
SDA12
SCK12_0
SIN12_0
SCS111_0
SCS110_0
SOT11_0
SCK11_0
-
-
SIN11_0
SCS100_0
SOT10_0
SCK10_0
SIN10_0
SCS91_0
SCS90_0
SOT9_0
-
-
EINT3_6
EINT2_6
EINT1_6
EINT0_6
EINT23_5
EINT22_5
EINT0_0
EINT21_5
ADTRG1_2
ADTRG0_1
PPG12/13/14/15_TIN1_1
PPG15_TOUT2_1
PPG15_TOUT0_1
PPG14_TOUT2_1
-
-
-
EINT15_5
EINT14_5
EINT13_5
EINT12_5
EINT11_5
-
-
SCS120_0
SOT12_0
PPG12/13/14/15_TIN1_0
PPG15_TOUT2_0
PPG15_TOUT0_0
PPG14_TOUT2_0
PPG14_TOUT0_0
PPG13_TOUT2_0
-
-
PPG13_TOUT0_0
PPG12_TOUT2_0
PPG12_TOUT0_0
PPG6/7/8/9/10/11_TIN1_0
PPG11_TOUT2_0
PPG11_TOUT0_0
PPG10_TOUT2_0
PPG10_TOUT0_0
-
-
SEG18
SEG17
SEG16
SEG15
SEG14
SEG13
SEG12
SEG11
SEG10
SEG9
EINT18_5
EINT17_5
EINT16_5
EINT3_1
-
-
-
SEG4
SEG3
SEG2
SEG1
SEG0
-
-
EINT9_5
EINT7_5
EINT6_5
EINT23_0
EINT4_5
EINT3_5
EINT2_5
EINT0_5
-
-
EINT22_0
EINT22_4
EINT21_4
EINT20_4
EINT21_0
EINT18_4
EINT17_4
EINT15_4
-
-
MAD0
MDATA7
MDATA6
MDATA5
MDATA4
MDATA3
MDATA2
MDATA1
MDATA0
MCSX1
SEG8
SEG7
SEG6
SEG5
-
-
-
MCSX0
MDATA11
MDATA10
MDATA9
MDATA8
-
-
PWM2M5
PWM2P5
PWM1M5
PWM1P5
PWM2M4
PWM2P4
PWM1M4
PWM1P4
-
-
PWM2M3
PWM2P3
PWM1M3
PWM1P3
PWM2M2
PWM2P2
PWM1M2
PWM1P2
-
-
DSP0_R6_0
DSP0_R5_0
DSP0_R4_0
DSP0_R3_0
DSP0_R2_0
DSP0_R1_0
DSP0_R0_0
DSP0_CLK_0
DSP0_VSYNC_0
DSP0_HSYNC_0
MDATA15
MDATA14
MDATA13
MDATA12
-
-
-
DSP0_EN_0
I2S0_SCK_1
I2S0_WS_1
I2S0_SD_1
I2S0_ECLK_1
-
-
AN63
AN62
AN61
AN60
AN59
AN58
AN57
AN56
-
-
AN55
AN54
AN53
AN52
AN51
AN50
AN49
AN47
-
VSS
P2_19
P2_18
P2_17
P2_16
P2_15
P2_14
P2_13
P2_12
P2_11
P2_10
P3_31
P3_30
P3_29
P3_28
VCC53
VSS
VCC12
P2_09
P3_27
P3_26
P3_25
P3_24
DVCC
DVSS
P2_08
P2_07
P2_06
P2_05
P2_04
P2_03
P2_02
P2_01
DVCC
DVSS
P2_00
P1_31
P1_30
P1_29
P1_28
P1_27
P1_26
P1_25
DVCC
-
S
S
S
S
S
S
S
S2
S
S
S
S
S
S
-
-
-
S
S
S
S
S
-
-
P
P
P
P
P
P
P
P
-
-
P
P
P
P
P
P
P
P
-
176
175
174
173
172
171
170
169
168
167
166
165
164
163
162
161
160
159
158
157
156
155
154
153
152
151
150
149
148
147
146
145
144
143
142
141
140
139
138
137
136
135
134
133
- - - - - - - - - - - - - VCC53 - 1 132 -DVSS - - - - - - - - - - - - -
- - - - - - - - LCDD5 EINT0_1 SEG19 MAD1 DSP0_R7_0 P0_00 S 2 131 P P1_24 AN46 PWM2M1 EINT14_4 PPG9_TOUT2_0 SCK9_0 SCL9 - - - - - - -
- - - - - LCDD6 - - SIN1_0 EINT1_0 SEG20 MAD2 DSP0_G0_0 P0_01 S 3 130 P P1_23 AN45 PWM2P1 EINT20_0 PPG9_TOUT0_0 SIN9_0 - - - - - - - -
- - - - LCDD7 - - SCL1 SCK1_0 EINT4_1 SEG21 MAD3 DSP0_G1_0 P0_02 S 4 129 P P1_22 AN44 PWM1M1 EINT13_4 PPG8_TOUT2_0 TX6_0 SCS80_0 - - - - - - -
- - - - - LCDD8 - SDA1 SOT1_0 EINT5_1 SEG22 MAD4 DSP0_G2_0 P0_03 S 5 128 P P1_21 AN43 PWM1P1 EINT19_0 PPG8_TOUT0_0 RX6_0 SOT8_0 SDA8 - - - - - -
- - - - - LCDD9 - SIN0_1 SCS10_0 EINT11_1 SEG23 MAD5 DSP0_G3_0 P0_04 S 6 127 P P1_20 AN42 PWM2M0 EINT12_4 PPG7_TOUT2_0 SCK8_0 SCL8 - - - - - - -
- - - - LCDD10 - - SOT0_1 SCS11_0 EINT13_1 SEG24 MAD6 DSP0_G4_0 P0_05 S 7 126 P P1_19 AN41 PWM2P0 EINT18_0 PPG7_TOUT0_0 SIN8_0 - - - - - - - -
- - LCDD11 - - SCK0_1 SCS12_0 PPG0_TOUT0_1 EINT15_1 SEG25 MAD7 DSP0_G5_0 I2S1_ECLK_0 P0_06 S 8 125 P P1_18 AN40 PWM1M0 EINT11_4 PPG6_TOUT2_0 TX5_0 SCS171_0 - - - - - - -
- - LCDD12 - - SCS00_1 SCS13_0 PPG0_TOUT2_1 EINT23_1 SEG26 MAD8 DSP0_G6_0 I2S1_SD_0 P0_07 S 9 124 P P1_17 AN39 PWM1P0 EINT17_0 PPG6_TOUT0_0 RX5_0 SCS170_0 - - - - - - -
- - - - LCDD13 - - PPG1_TOUT0_1 EINT0_2 SEG27 MAD9 DSP0_G7_0 I2S1_WS_0 P0_08 S 10 123 - DVCC - - - - - - - - - - - - -
- - - LCDD14 - - SIN17_1 PPG1_TOUT2_1 EINT1_2 SEG28 MAD10 DSP0_B0_0 I2S1_SCK_0 P0_09 S 11 122 -DVSS - - - - - - - - - - - - -
- - - LCDD15 - - SCS171_1 PPG2_TOUT0_1 EINT5_2 SEG29 MAD11 DSP0_B1_0 I2S0_ECLK_0 P0_10 S 12 121 -AVSS - - - - - - - - - - - - -
- - - - - LCDD16 - PPG2_TOUT2_1 EINT6_2 SEG30 MAD12 DSP0_B2_0 I2S0_SD_0 P0_11 S 13 120 - AVRL5 - - - - - - - - - - - - -
- - - - - LCDD17 - PPG3_TOUT0_1 EINT7_2 SEG31 MAD13 DSP0_B3_0 I2S0_WS_0 P0_12 S 14 119 - AVRH5 - - - - - - - - - - - - -
- - - - - CS# - PPG3_TOUT2_1 EINT8_2 COM0 MAD14 DSP0_B4_0 I2S0_SCK_0 P0_13 S 15 118 - AVCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 16 117 H P1_16 ADTRG0_0 - EINT9_4 SGO4_0 PPG0/1/2/3/4/5_TIN1_0 OCU10_OTD1_0 TOT49_0 SOT17_0 SDA17 WOT SYSC0_CLK_0 - -
- - - - - - - - - - - - - VSS -17 116 - VCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC12 - 18 115 -VSS - - - - - - - - - - - - -
- - - - - - - - SIN1_1 PPG4_TOUT0_1 EINT1_1 MAD15 TXD1_1 P3_00 T 19 114 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SCK1_1 PPG4_TOUT2_1 EINT9_2 MAD16 TXD2_1 P3_01 T 20 113 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SOT1_1 PPG5_TOUT0_1 EINT10_2 MAD17 TXD3_1 P3_02 T 21 112 H P1_15 AN32 EINT16_0 SGA4_0 PPG5_TOUT2_0 OCU10_OTD0_0 ICU10_IN1_0 TIN49_0 SCK17_0 SCK12_1 SCL17 INDICATOR0_1 - -
- - - - - - - - SCS10_1 PPG5_TOUT2_1 EINT11_2 MAD18 TXER_1 P3_03 T 22 111 G P1_14 AN31 EINT15_0 SGO3_0 PPG5_TOUT0_0 OCU9_OTD1_0 ICU10_IN0_0 TOT48_0 TX3_0 SIN17_0 SYSC0_CLK_1 - - -
- - - - - - - - SCS11_1 PPG0/1/2/3/4/5_TIN1_1 EINT12_2 MAD19 RXD0_1 P3_04 T 23 110 G P3_23 AN30 EINT4_4 TX6_1 SCS120_1 - - - - - - - - -
- - - - - - - - SCS12_1 SIN4_1 EINT15_2 MAD20 RXD3_1 P3_05 T 24 109 G P3_22 AN29 EINT19_1 RX6_1 SCS91_1 - - - - - - - - -
- - - - - - - - SCS13_1 SOT4_1 EINT16_2 MAD21 MDIO_1 P3_06 T 25 108 G P3_21 AN28 EINT3_4 TOT49_1 SCS90_1 - - - - - - - - -
- - - - - - WR# - SCK4_1 EINT17_2 COM1 MOEX DSP0_B5_0 P0_14 S 26 107 E P3_20 EINT2_4 PPG6/7/8/9/10/11_TIN1_1 TIN49_1 TX5_1 SOT9_1 - - - - - - - -
- - - - - - - RD# SCS40_1 EINT18_2 COM2 MWEX DSP0_B6_0 P0_15 S 27 106 E P3_19 EINT17_1 PPG11_TOUT2_1 OCU10_OTD1_1 ICU10_IN1_1 RX5_1 SCK9_1 - - - - - - -
- - - - - - - - SCS41_1 EINT19_2 COM3 MCLK DSP0_B7_1 P0_16 S 28 105 E P3_18 EINT20_1 PPG11_TOUT0_1 OCU10_OTD0_1 ICU10_IN0_1 SIN9_1 - - - - - - - -
- - - - - - - - - - SCS42_1 EINT20_2 MDQM1 P3_07 T 29 104 -VSS - - - - - - - - - - - - -
- - - - - - - SCS43_1 EINT21_2 V0 MDQM0 DSP0_B7_0 RXCLK_0 P0_17 V 30 103 - C - - - - - - - - - - - - -
- - - - - RS - - EINT22_2 V1 MCSX2 MDC_1 RXER_0 P0_18 V 31 102 O MODE - - - - - - - - - - - - -
- - - - - RES# - - EINT23_2 V2 MCSX3 COL_1 RXDV_0 P0_19 V 32 101 D PSC_1 - - - - - - - - - - - - -
- - - - - TE - - EINT0_3 V3 MRDY CRS_1 TXCLK_0 P0_20 U 33 100 N RSTX - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 34 99 G P3_17 AN26 EINT0_4 SGO4_1 PPG10_TOUT2_1 OCU9_OTD1_1 ICU9_IN1_1 TOT48_1 TX3_1 - - - - -
- - - - - - - - - - - - - VSS -35 98 G P3_16 AN25 EINT14_1 SGA4_1 PPG10_TOUT0_1 OCU9_OTD0_1 ICU9_IN0_1 TIN48_1 RX3_1 - - - - -
- - - - - - - - - - - - - AVSS -36 97 G P1_13 AN24 EINT14_0 SGA3_0 OCU9_OTD0_0 TIN48_0 RX3_0 - - - - - - -
- - - - - - - - - - - - - DAC_R A 37 96 L2 JTAG_TMS - - - - - - - - - - - - -
- - - - - - - - - - - - - C_R A 38 95 L2 JTAG_TCK - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -39 94 L2 JTAG_TDI - - - - - - - - - - - - -
- - - - - - - - - - - - - AVCC3_DAC - 40 93 M JTAG_TDO - - - - - - - - - - - - -
- - - - - - - - - - - - - DAC_L A 41 92 L JTAG_NTRST - - - - - - - - - - - - -
- - - - - - - - - - - - - C_L A 42 91 KX0 - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -43 90 KX1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -44 89 -VSS - - - - - - - - - - - - -
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
-
B
B
B
B
B
-
B
-
-
B
B
B
B
B
-
-
C
C
C
-
-
-
-
G
G
G
G
G
G
G
G
G
G
G
G
G
G
H
H
I
R
R
-
VCC3
P0_21
P0_22
P0_23
P0_24
P0_25
VSS
P0_26
VSS
VCC3
P0_27
P0_28
P0_29
P0_30
P0_31
VSS
VCC3
P1_00
P1_01
P1_02
VCC12
VCC12
VSS
VCC5
P3_08
P3_09
P3_10
P3_11
P1_03
P1_04
P3_12
P3_13
P1_05
P1_06
P3_14
P3_15
P1_07
P1_08
P1_09
P1_10
NMIX
X0A
X1A
VCC5
-
M_SDATA0_0
M_SDATA0_2
M_SDATA0_1
M_SSEL0
M_SDATA0_3
-
M_SCLK0
-
-
M_SDATA1_0
M_SDATA1_2
M_SDATA1_1
M_SSEL1
M_SDATA1_3
-
-
MLBCLK
MLBSIG
MLBDAT
-
-
-
-
AN4
AN5
AN6
AN7
AN8
AN9
AN10
AN11
AN12
AN13
AN14
AN15
AN16
AN17
AN18
AN21
-
P1_11
P1_12
-
-
M_DQ3
M_DQ2
M_DQ1
M_DQ0
M_CS#_1
-
M_CK
-
-
M_RWDS
M_DQ4
M_DQ5
M_DQ6
M_DQ7
-
-
M_CS#_2
COL_0
CRS_0
-
-
-
-
EINT18_1
EINT6_1
EINT17_3
EINT8_1
EINT4_0
EINT5_0
EINT21_1
EINT18_3
EINT6_0
EINT7_0
EINT12_1
EINT19_3
EINT8_0
ADTRG1_1
EINT10_0
EINT11_0
-
EINT12_0
EINT13_0
-
-
TXEN_0
TXD0_0
TXD1_0
TXD2_0
TXD3_0
-
TXER_0
-
-
RXD0_0
RXD1_0
RXD2_0
RXD3_0
MDIO_0
-
-
MDC_0
EINT11_3
EINT12_3
-
-
-
-
SGA0_1
SGO0_1
SGA1_1
SGO1_1
BN0(BL0)
BP0(BH0)
SGA2_1
SGO2_1
AN0(AL0)
AP0(AH0)
SGA3_1
SGO3_1
BN1(BL1)
EINT9_0
AN1(AL1)
AP1(AH1)
-
PPG4_TOUT0_0
PPG4_TOUT2_0
-
-
EINT2_0
EINT1_3
EINT2_3
EINT3_3
EINT4_3
-
EINT5_3
-
-
EINT6_3
EINT3_0
EINT7_3
EINT8_3
EINT9_3
-
-
EINT10_3
SCS32_0
SCS33_0
-
-
-
-
-
-
-
PPG7_TOUT2_1
PPG0_TOUT0_0
PPG0_TOUT2_0
PPG8_TOUT0_1
PPG8_TOUT2_1
SGA0_0
SGO0_0
PPG9_TOUT0_1
PPG9_TOUT2_1
SGA1_0
BP1(BH1)
SGA2_0
SGO2_0
-
OCU8_OTD0_0
OCU8_OTD1_0
-
-
SIN2_0
SCK2_0
SOT2_0
SCS20_0
SCS21_0
-
SCS22_0
-
-
SCS23_0
SIN3_0
SCK3_0
SOT3_0
SCS30_0
-
-
SCS31_0
-
-
-
-
-
-
PPG6_TOUT0_1
PPG6_TOUT2_1
PPG7_TOUT0_1
OCU1_OTD1_1
OCU0_OTD0_0
OCU0_OTD1_0
OCU2_OTD0_1
OCU2_OTD1_1
PPG1_TOUT0_0
PPG1_TOUT2_0
OCU8_OTD0_1
OCU8_OTD1_1
PPG2_TOUT0_0
SGO1_0
PPG3_TOUT0_0
PPG3_TOUT2_0
-
ICU9_IN0_0
ICU9_IN1_0
-
-
SIN9_2
SOT9_2
SCK9_2
SCS90_2
SCS91_2
-
-
-
-
SIN8_2
SCK8_2
SOT8_2
SCS80_2
-
-
-
-
-
-
-
-
-
-
OCU0_OTD0_1
OCU0_OTD1_1
OCU1_OTD0_1
ICU1_IN1_1
ICU0_IN0_0
ICU0_IN1_0
ICU2_IN0_1
ICU2_IN1_1
ICU1_IN0_0
ICU1_IN1_0
ICU8_IN0_1
ICU8_IN1_1
OCU1_OTD0_0
PPG2_TOUT2_0
OCU2_OTD0_0
OCU2_OTD1_0
-
TIN17_0
TOT17_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
ICU0_IN0_1
ICU0_IN1_1
ICU1_IN0_1
TOT1_1
AIN8
BIN8
TIN16_1
TOT16_1
ZIN8
AIN9
TIN17_1
TOT17_1
ICU2_IN0_0
OCU1_OTD1_0
ICU8_IN0_0
ICU8_IN1_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TIN0_1
TOT0_1
TIN1_1
-
TIN0_0
TOT0_0
-
SCK10_1
TIN1_0
TOT1_0
-
-
BIN9
ICU2_IN1_0
SCK16_0
SOT16_0
-
SCS160_0
SCS161_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SIN8_1
RX0_1
TX0_1
SCS80_1
FRT0/1/2/3_TEXT
FRT4/8/9/10_TEXT
SIN10_1
TRACE3_1
RX0_0
TX0_0
SOT10_1
SCS100_1
TIN16_0
ZIN9
SCL16
SDA16
-
INDICATOR0_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCK8_1
SOT8_1
TRACE1_1
SIN0_0
SCK0_0
TRACE2_1
-
SOT0_0
SCS00_0
TRACE_CTL_1
TRACE_CLK_1
-
TOT16_0
TRACE_CTL_0
TRACE_CLK_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_1
-
-
SCL0
-
-
SDA0
TRACE1_0
-
-
TRACE2_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_0
-
-
-
-
SIN16_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE3_0
-
-
-
-
-
-
TOP VIEW
TEQFP-176
Document Number: 002-10635 Rev. *H Page 22 of 322
S6J3310/20/30/40 Series
Figure 4-7: TEQFP-176 (S6J333xJyz *1)
*1: x, y, z are selected from the following parameters:
x: E, D, C, B (Memory Size)
y: S, A, B, U, C, D, T, E, F, V, G, H (Option)
z: C, D, E (Revision)
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
LCDD4
LCDD3
-
-
LCDD0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCS43_0
SCS42_0
LCDD2
LCDD1
SDA4
SCL4
-
-
SCS32_1
SCS31_1
-
-
-
-
-
-
-
SCS23_1
SCS22_1
SCS21_1
SCS20_1
SOT2_1
-
-
-
-
SCL12
-
-
-
SDA11
SCL11
-
-
-
-
SDA10
SCL10
-
-
-
SDA9
-
-
-
-
SCS41_0
SCS40_0
SOT4_0
SCK4_0
SIN4_0
SCS33_1
EINT20_5
EINT19_5
SCS30_1
SOT3_1
SCK3_1
SIN3_1
-
-
-
PPG14_TOUT0_1
PPG13_TOUT2_1
PPG13_TOUT0_1
PPG12_TOUT2_1
PPG12_TOUT0_1
-
-
-
SDA12
SCK12_0
SIN12_0
SCS111_0
SCS110_0
SOT11_0
SCK11_0
-
-
SIN11_0
SCS100_0
SOT10_0
SCK10_0
SIN10_0
SCS91_0
SCS90_0
SOT9_0
-
-
EINT3_6
EINT2_6
EINT1_6
EINT0_6
EINT23_5
EINT22_5
EINT0_0
EINT21_5
ADTRG1_2
ADTRG0_1
PPG12/13/14/15_TIN1_1
PPG15_TOUT2_1
PPG15_TOUT0_1
PPG14_TOUT2_1
-
-
-
EINT15_5
EINT14_5
EINT13_5
EINT12_5
EINT11_5
-
-
SCS120_0
SOT12_0
PPG12/13/14/15_TIN1_0
PPG15_TOUT2_0
PPG15_TOUT0_0
PPG14_TOUT2_0
PPG14_TOUT0_0
PPG13_TOUT2_0
-
-
PPG13_TOUT0_0
PPG12_TOUT2_0
PPG12_TOUT0_0
PPG6/7/8/9/10/11_TIN1_0
PPG11_TOUT2_0
PPG11_TOUT0_0
PPG10_TOUT2_0
PPG10_TOUT0_0
-
-
SEG18
SEG17
SEG16
SEG15
SEG14
SEG13
SEG12
SEG11
SEG10
SEG9
EINT18_5
EINT17_5
EINT16_5
EINT3_1
-
-
-
SEG4
SEG3
SEG2
SEG1
SEG0
-
-
EINT9_5
EINT7_5
EINT6_5
EINT23_0
EINT4_5
EINT3_5
EINT2_5
EINT0_5
-
-
EINT22_0
EINT22_4
EINT21_4
EINT20_4
EINT21_0
EINT18_4
EINT17_4
EINT15_4
-
-
MAD0
MDATA7
MDATA6
MDATA5
MDATA4
MDATA3
MDATA2
MDATA1
MDATA0
MCSX1
SEG8
SEG7
SEG6
SEG5
-
-
-
MCSX0
MDATA11
MDATA10
MDATA9
MDATA8
-
-
PWM2M5
PWM2P5
PWM1M5
PWM1P5
PWM2M4
PWM2P4
PWM1M4
PWM1P4
-
-
PWM2M3
PWM2P3
PWM1M3
PWM1P3
PWM2M2
PWM2P2
PWM1M2
PWM1P2
-
-
DSP0_R6_0
DSP0_R5_0
DSP0_R4_0
DSP0_R3_0
DSP0_R2_0
DSP0_R1_0
DSP0_R0_0
DSP0_CLK_0
DSP0_VSYNC_0
DSP0_HSYNC_0
MDATA15
MDATA14
MDATA13
MDATA12
-
-
-
DSP0_EN_0
-
-
-
-
-
-
AN63
AN62
AN61
AN60
AN59
AN58
AN57
AN56
-
-
AN55
AN54
AN53
AN52
AN51
AN50
AN49
AN47
-
VSS
P2_19
P2_18
P2_17
P2_16
P2_15
P2_14
P2_13
P2_12
P2_11
P2_10
P3_31
P3_30
P3_29
P3_28
VCC53
VSS
VCC12
P2_09
P3_27
P3_26
P3_25
P3_24
DVCC
DVSS
P2_08
P2_07
P2_06
P2_05
P2_04
P2_03
P2_02
P2_01
DVCC
DVSS
P2_00
P1_31
P1_30
P1_29
P1_28
P1_27
P1_26
P1_25
DVCC
-
S
S
S
S
S
S
S
S2
S
S
S
S
S
S
-
-
-
S
S
S
S
S
-
-
P
P
P
P
P
P
P
P
-
-
P
P
P
P
P
P
P
P
-
176
175
174
173
172
171
170
169
168
167
166
165
164
163
162
161
160
159
158
157
156
155
154
153
152
151
150
149
148
147
146
145
144
143
142
141
140
139
138
137
136
135
134
133
- - - - - - - - - - - - - VCC53 - 1 132 -DVSS - - - - - - - - - - - - -
- - - - - - - - LCDD5 EINT0_1 SEG19 MAD1 DSP0_R7_0 P0_00 S 2 131 P P1_24 AN46 PWM2M1 EINT14_4 PPG9_TOUT2_0 SCK9_0 SCL9 - - - - - - -
- - - - - LCDD6 - - SIN1_0 EINT1_0 SEG20 MAD2 DSP0_G0_0 P0_01 S 3 130 P P1_23 AN45 PWM2P1 EINT20_0 PPG9_TOUT0_0 SIN9_0 - - - - - - - -
- - - - LCDD7 - - SCL1 SCK1_0 EINT4_1 SEG21 MAD3 DSP0_G1_0 P0_02 S 4 129 P P1_22 AN44 PWM1M1 EINT13_4 PPG8_TOUT2_0 TX6_0 SCS80_0 - - - - - - -
- - - - - LCDD8 - SDA1 SOT1_0 EINT5_1 SEG22 MAD4 DSP0_G2_0 P0_03 S 5 128 P P1_21 AN43 PWM1P1 EINT19_0 PPG8_TOUT0_0 RX6_0 SOT8_0 SDA8 - - - - - -
- - - - - LCDD9 - SIN0_1 SCS10_0 EINT11_1 SEG23 MAD5 DSP0_G3_0 P0_04 S 6 127 P P1_20 AN42 PWM2M0 EINT12_4 PPG7_TOUT2_0 SCK8_0 SCL8 - - - - - - -
- - - - LCDD10 - - SOT0_1 SCS11_0 EINT13_1 SEG24 MAD6 DSP0_G4_0 P0_05 S 7 126 P P1_19 AN41 PWM2P0 EINT18_0 PPG7_TOUT0_0 SIN8_0 - - - - - - - -
- - LCDD11 - - SCK0_1 SCS12_0 PPG0_TOUT0_1 EINT15_1 SEG25 MAD7 DSP0_G5_0 I2S1_ECLK_0 P0_06 S 8 125 P P1_18 AN40 PWM1M0 EINT11_4 PPG6_TOUT2_0 TX5_0 SCS171_0 - - - - - - -
- - LCDD12 - - SCS00_1 SCS13_0 PPG0_TOUT2_1 EINT23_1 SEG26 MAD8 DSP0_G6_0 I2S1_SD_0 P0_07 S 9 124 P P1_17 AN39 PWM1P0 EINT17_0 PPG6_TOUT0_0 RX5_0 SCS170_0 - - - - - - -
- - - - LCDD13 - - PPG1_TOUT0_1 EINT0_2 SEG27 MAD9 DSP0_G7_0 I2S1_WS_0 P0_08 S 10 123 - DVCC - - - - - - - - - - - - -
- - - LCDD14 - - SIN17_1 PPG1_TOUT2_1 EINT1_2 SEG28 MAD10 DSP0_B0_0 I2S1_SCK_0 P0_09 S 11 122 -DVSS - - - - - - - - - - - - -
- - - LCDD15 - - SCS171_1 PPG2_TOUT0_1 EINT5_2 SEG29 MAD11 DSP0_B1_0 - P0_10 S 12 121 -AVSS - - - - - - - - - - - - -
- - - - - LCDD16 - PPG2_TOUT2_1 EINT6_2 SEG30 MAD12 DSP0_B2_0 - P0_11 S 13 120 - AVRL5 - - - - - - - - - - - - -
- - - - - LCDD17 - PPG3_TOUT0_1 EINT7_2 SEG31 MAD13 DSP0_B3_0 - P0_12 S 14 119 - AVRH5 - - - - - - - - - - - - -
- - - - - CS# - PPG3_TOUT2_1 EINT8_2 COM0 MAD14 DSP0_B4_0 - P0_13 S 15 118 - AVCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 16 117 H P1_16 ADTRG0_0 - EINT9_4 SGO4_0 PPG0/1/2/3/4/5_TIN1_0 OCU10_OTD1_0 TOT49_0 SOT17_0 SDA17 WOT SYSC0_CLK_0 - -
- - - - - - - - - - - - - VSS -17 116 - VCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC12 - 18 115 -VSS - - - - - - - - - - - - -
- - - - - - - - SIN1_1 PPG4_TOUT0_1 EINT1_1 MAD15 TXD1_1 P3_00 T 19 114 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SCK1_1 PPG4_TOUT2_1 EINT9_2 MAD16 TXD2_1 P3_01 T 20 113 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SOT1_1 PPG5_TOUT0_1 EINT10_2 MAD17 TXD3_1 P3_02 T 21 112 H P1_15 AN32 EINT16_0 SGA4_0 PPG5_TOUT2_0 OCU10_OTD0_0 ICU10_IN1_0 TIN49_0 SCK17_0 SCK12_1 SCL17 INDICATOR0_1 - -
- - - - - - - - SCS10_1 PPG5_TOUT2_1 EINT11_2 MAD18 TXER_1 P3_03 T 22 111 G P1_14 AN31 EINT15_0 SGO3_0 PPG5_TOUT0_0 OCU9_OTD1_0 ICU10_IN0_0 TOT48_0 TX3_0 SIN17_0 SYSC0_CLK_1 - - -
- - - - - - - - SCS11_1 PPG0/1/2/3/4/5_TIN1_1 EINT12_2 MAD19 RXD0_1 P3_04 T 23 110 G P3_23 AN30 EINT4_4 TX6_1 SCS120_1 - - - - - - - - -
- - - - - - - - SCS12_1 SIN4_1 EINT15_2 MAD20 RXD3_1 P3_05 T 24 109 G P3_22 AN29 EINT19_1 RX6_1 SCS91_1 - - - - - - - - -
- - - - - - - - SCS13_1 SOT4_1 EINT16_2 MAD21 MDIO_1 P3_06 T 25 108 G P3_21 AN28 EINT3_4 TOT49_1 SCS90_1 - - - - - - - - -
- - - - - - WR# - SCK4_1 EINT17_2 COM1 MOEX DSP0_B5_0 P0_14 S 26 107 E P3_20 EINT2_4 PPG6/7/8/9/10/11_TIN1_1 TIN49_1 TX5_1 SOT9_1 - - - - - - - -
- - - - - - - RD# SCS40_1 EINT18_2 COM2 MWEX DSP0_B6_0 P0_15 S 27 106 E P3_19 EINT17_1 PPG11_TOUT2_1 OCU10_OTD1_1 ICU10_IN1_1 RX5_1 SCK9_1 - - - - - - -
- - - - - - - - SCS41_1 EINT19_2 COM3 MCLK DSP0_B7_1 P0_16 S 28 105 E P3_18 EINT20_1 PPG11_TOUT0_1 OCU10_OTD0_1 ICU10_IN0_1 SIN9_1 - - - - - - - -
- - - - - - - - - - SCS42_1 EINT20_2 MDQM1 P3_07 T 29 104 -VSS - - - - - - - - - - - - -
- - - - - - - SCS43_1 EINT21_2 V0 MDQM0 DSP0_B7_0 RXCLK_0 P0_17 V 30 103 - C - - - - - - - - - - - - -
- - - - - RS - - EINT22_2 V1 MCSX2 MDC_1 RXER_0 P0_18 V 31 102 O MODE - - - - - - - - - - - - -
- - - - - RES# - - EINT23_2 V2 MCSX3 COL_1 RXDV_0 P0_19 V 32 101 D PSC_1 - - - - - - - - - - - - -
- - - - - TE - - EINT0_3 V3 MRDY CRS_1 TXCLK_0 P0_20 U 33 100 N RSTX - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 34 99 G P3_17 AN26 EINT0_4 SGO4_1 PPG10_TOUT2_1 OCU9_OTD1_1 ICU9_IN1_1 TOT48_1 TX3_1 - - - - -
- - - - - - - - - - - - - VSS -35 98 G P3_16 AN25 EINT14_1 SGA4_1 PPG10_TOUT0_1 OCU9_OTD0_1 ICU9_IN0_1 TIN48_1 RX3_1 - - - - -
- - - - - - - - - - - - - AVSS -36 97 G P1_13 AN24 EINT14_0 SGA3_0 OCU9_OTD0_0 TIN48_0 RX3_0 - - - - - - -
- - - - - - - - - - - - - - - 37 96 L2 JTAG_TMS - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 38 95 L2 JTAG_TCK - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -39 94 L2 JTAG_TDI - - - - - - - - - - - - -
- - - - - - - - - - - - - AVCC3_DAC - 40 93 M JTAG_TDO - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 41 92 L JTAG_NTRST - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 42 91 KX0 - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -43 90 KX1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -44 89 -VSS - - - - - - - - - - - - -
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
-
B
B
B
B
B
-
B
-
-
B
B
B
B
B
-
-
C
C
C
-
-
-
-
G
G
G
G
G
G
G
G
G
G
G
G
G
G
H
H
I
R
R
-
VCC3
P0_21
P0_22
P0_23
P0_24
P0_25
VSS
P0_26
VSS
VCC3
P0_27
P0_28
P0_29
P0_30
P0_31
VSS
VCC3
P1_00
P1_01
P1_02
VCC12
VCC12
VSS
VCC5
P3_08
P3_09
P3_10
P3_11
P1_03
P1_04
P3_12
P3_13
P1_05
P1_06
P3_14
P3_15
P1_07
P1_08
P1_09
P1_10
NMIX
X0A
X1A
VCC5
-
M_SDATA0_0
M_SDATA0_2
M_SDATA0_1
M_SSEL0
M_SDATA0_3
-
M_SCLK0
-
-
M_SDATA1_0
M_SDATA1_2
M_SDATA1_1
M_SSEL1
M_SDATA1_3
-
-
MLBCLK
MLBSIG
MLBDAT
-
-
-
-
AN4
AN5
AN6
AN7
AN8
AN9
AN10
AN11
AN12
AN13
AN14
AN15
AN16
AN17
AN18
AN21
-
P1_11
P1_12
-
-
M_DQ3
M_DQ2
M_DQ1
M_DQ0
M_CS#_1
-
M_CK
-
-
M_RWDS
M_DQ4
M_DQ5
M_DQ6
M_DQ7
-
-
M_CS#_2
COL_0
CRS_0
-
-
-
-
EINT18_1
EINT6_1
EINT17_3
EINT8_1
EINT4_0
EINT5_0
EINT21_1
EINT18_3
EINT6_0
EINT7_0
EINT12_1
EINT19_3
EINT8_0
ADTRG1_1
EINT10_0
EINT11_0
-
EINT12_0
EINT13_0
-
-
TXEN_0
TXD0_0
TXD1_0
TXD2_0
TXD3_0
-
TXER_0
-
-
RXD0_0
RXD1_0
RXD2_0
RXD3_0
MDIO_0
-
-
MDC_0
EINT11_3
EINT12_3
-
-
-
-
SGA0_1
SGO0_1
SGA1_1
SGO1_1
-
-
SGA2_1
SGO2_1
-
-
SGA3_1
SGO3_1
-
EINT9_0
-
-
-
PPG4_TOUT0_0
PPG4_TOUT2_0
-
-
EINT2_0
EINT1_3
EINT2_3
EINT3_3
EINT4_3
-
EINT5_3
-
-
EINT6_3
EINT3_0
EINT7_3
EINT8_3
EINT9_3
-
-
EINT10_3
SCS32_0
SCS33_0
-
-
-
-
-
-
-
PPG7_TOUT2_1
PPG0_TOUT0_0
PPG0_TOUT2_0
PPG8_TOUT0_1
PPG8_TOUT2_1
SGA0_0
SGO0_0
PPG9_TOUT0_1
PPG9_TOUT2_1
SGA1_0
-
SGA2_0
SGO2_0
-
OCU8_OTD0_0
OCU8_OTD1_0
-
-
SIN2_0
SCK2_0
SOT2_0
SCS20_0
SCS21_0
-
SCS22_0
-
-
SCS23_0
SIN3_0
SCK3_0
SOT3_0
SCS30_0
-
-
SCS31_0
-
-
-
-
-
-
PPG6_TOUT0_1
PPG6_TOUT2_1
PPG7_TOUT0_1
OCU1_OTD1_1
OCU0_OTD0_0
OCU0_OTD1_0
OCU2_OTD0_1
OCU2_OTD1_1
PPG1_TOUT0_0
PPG1_TOUT2_0
OCU8_OTD0_1
OCU8_OTD1_1
PPG2_TOUT0_0
SGO1_0
PPG3_TOUT0_0
PPG3_TOUT2_0
-
ICU9_IN0_0
ICU9_IN1_0
-
-
SIN9_2
SOT9_2
SCK9_2
SCS90_2
SCS91_2
-
-
-
-
SIN8_2
SCK8_2
SOT8_2
SCS80_2
-
-
-
-
-
-
-
-
-
-
OCU0_OTD0_1
OCU0_OTD1_1
OCU1_OTD0_1
ICU1_IN1_1
ICU0_IN0_0
ICU0_IN1_0
ICU2_IN0_1
ICU2_IN1_1
ICU1_IN0_0
ICU1_IN1_0
ICU8_IN0_1
ICU8_IN1_1
OCU1_OTD0_0
PPG2_TOUT2_0
OCU2_OTD0_0
OCU2_OTD1_0
-
TIN17_0
TOT17_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
ICU0_IN0_1
ICU0_IN1_1
ICU1_IN0_1
TOT1_1
AIN8
BIN8
TIN16_1
TOT16_1
ZIN8
AIN9
TIN17_1
TOT17_1
ICU2_IN0_0
OCU1_OTD1_0
ICU8_IN0_0
ICU8_IN1_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TIN0_1
TOT0_1
TIN1_1
-
TIN0_0
TOT0_0
-
SCK10_1
TIN1_0
TOT1_0
-
-
BIN9
ICU2_IN1_0
SCK16_0
SOT16_0
-
SCS160_0
SCS161_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SIN8_1
RX0_1
TX0_1
SCS80_1
FRT0/1/2/3_TEXT
FRT4/8/9/10_TEXT
SIN10_1
TRACE3_1
RX0_0
TX0_0
SOT10_1
SCS100_1
TIN16_0
ZIN9
SCL16
SDA16
-
INDICATOR0_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCK8_1
SOT8_1
TRACE1_1
SIN0_0
SCK0_0
TRACE2_1
-
SOT0_0
SCS00_0
TRACE_CTL_1
TRACE_CLK_1
-
TOT16_0
TRACE_CTL_0
TRACE_CLK_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_1
-
-
SCL0
-
-
SDA0
TRACE1_0
-
-
TRACE2_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_0
-
-
-
-
SIN16_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE3_0
-
-
-
-
-
-
TOP VIEW
TEQFP-176
Document Number: 002-10635 Rev. *H Page 23 of 322
S6J3310/20/30/40 Series
Figure 4-8: TEQFP-176 (S6J334xJyz *1)
*1: x, y, z are selected from the following parameters:
x: E, D, C, B (Memory Size)
y: S, A, B, U, C, D, T, E, F, V, G, H (Option)
z: C, D, E (Revision)
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
LCDD4
LCDD3
-
-
LCDD0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCS43_0
SCS42_0
LCDD2
LCDD1
SDA4
SCL4
-
-
SCS32_1
SCS31_1
-
-
-
-
-
-
-
SCS23_1
SCS22_1
SCS21_1
SCS20_1
SOT2_1
-
-
-
-
SCL12
-
-
-
SDA11
SCL11
-
-
-
-
SDA10
SCL10
-
-
-
SDA9
-
-
-
-
SCS41_0
SCS40_0
SOT4_0
SCK4_0
SIN4_0
SCS33_1
EINT20_5
EINT19_5
SCS30_1
SOT3_1
SCK3_1
SIN3_1
-
-
-
PPG14_TOUT0_1
PPG13_TOUT2_1
PPG13_TOUT0_1
PPG12_TOUT2_1
PPG12_TOUT0_1
-
-
-
SDA12
SCK12_0
SIN12_0
SCS111_0
SCS110_0
SOT11_0
SCK11_0
-
-
SIN11_0
SCS100_0
SOT10_0
SCK10_0
SIN10_0
SCS91_0
SCS90_0
SOT9_0
-
-
EINT3_6
EINT2_6
EINT1_6
EINT0_6
EINT23_5
EINT22_5
EINT0_0
EINT21_5
ADTRG1_2
ADTRG0_1
PPG12/13/14/15_TIN1_1
PPG15_TOUT2_1
PPG15_TOUT0_1
PPG14_TOUT2_1
-
-
-
EINT15_5
EINT14_5
EINT13_5
EINT12_5
EINT11_5
-
-
SCS120_0
SOT12_0
PPG12/13/14/15_TIN1_0
PPG15_TOUT2_0
PPG15_TOUT0_0
PPG14_TOUT2_0
PPG14_TOUT0_0
PPG13_TOUT2_0
-
-
PPG13_TOUT0_0
PPG12_TOUT2_0
PPG12_TOUT0_0
PPG6/7/8/9/10/11_TIN1_0
PPG11_TOUT2_0
PPG11_TOUT0_0
PPG10_TOUT2_0
PPG10_TOUT0_0
-
-
SEG18
SEG17
SEG16
SEG15
SEG14
SEG13
SEG12
SEG11
SEG10
SEG9
EINT18_5
EINT17_5
EINT16_5
EINT3_1
-
-
-
SEG4
SEG3
SEG2
SEG1
SEG0
-
-
EINT9_5
EINT7_5
EINT6_5
EINT23_0
EINT4_5
EINT3_5
EINT2_5
EINT0_5
-
-
EINT22_0
EINT22_4
EINT21_4
EINT20_4
EINT21_0
EINT18_4
EINT17_4
EINT15_4
-
-
MAD0
MDATA7
MDATA6
MDATA5
MDATA4
MDATA3
MDATA2
MDATA1
MDATA0
MCSX1
SEG8
SEG7
SEG6
SEG5
-
-
-
MCSX0
MDATA11
MDATA10
MDATA9
MDATA8
-
-
PWM2M5
PWM2P5
PWM1M5
PWM1P5
PWM2M4
PWM2P4
PWM1M4
PWM1P4
-
-
PWM2M3
PWM2P3
PWM1M3
PWM1P3
PWM2M2
PWM2P2
PWM1M2
PWM1P2
-
-
DSP0_R6_0
DSP0_R5_0
DSP0_R4_0
DSP0_R3_0
DSP0_R2_0
DSP0_R1_0
DSP0_R0_0
DSP0_CLK_0
DSP0_VSYNC_0
DSP0_HSYNC_0
MDATA15
MDATA14
MDATA13
MDATA12
-
-
-
DSP0_EN_0
-
-
-
-
-
-
AN63
AN62
AN61
AN60
AN59
AN58
AN57
AN56
-
-
AN55
AN54
AN53
AN52
AN51
AN50
AN49
AN47
-
VSS
P2_19
P2_18
P2_17
P2_16
P2_15
P2_14
P2_13
P2_12
P2_11
P2_10
P3_31
P3_30
P3_29
P3_28
VCC53
VSS
VCC12
P2_09
P3_27
P3_26
P3_25
P3_24
DVCC
DVSS
P2_08
P2_07
P2_06
P2_05
P2_04
P2_03
P2_02
P2_01
DVCC
DVSS
P2_00
P1_31
P1_30
P1_29
P1_28
P1_27
P1_26
P1_25
DVCC
-
S
S
S
S
S
S
S
S2
S
S
S
S
S
S
-
-
-
S
S
S
S
S
-
-
P
P
P
P
P
P
P
P
-
-
P
P
P
P
P
P
P
P
-
176
175
174
173
172
171
170
169
168
167
166
165
164
163
162
161
160
159
158
157
156
155
154
153
152
151
150
149
148
147
146
145
144
143
142
141
140
139
138
137
136
135
134
133
- - - - - - - - - - - - - VCC53 - 1 132 -DVSS - - - - - - - - - - - - -
- - - - - - - - LCDD5 EINT0_1 SEG19 MAD1 DSP0_R7_0 P0_00 S 2 131 P P1_24 AN46 PWM2M1 EINT14_4 PPG9_TOUT2_0 SCK9_0 SCL9 - - - - - - -
- - - - - LCDD6 - - SIN1_0 EINT1_0 SEG20 MAD2 DSP0_G0_0 P0_01 S 3 130 P P1_23 AN45 PWM2P1 EINT20_0 PPG9_TOUT0_0 SIN9_0 - - - - - - - -
- - - - LCDD7 - - SCL1 SCK1_0 EINT4_1 SEG21 MAD3 DSP0_G1_0 P0_02 S 4 129 P P1_22 AN44 PWM1M1 EINT13_4 PPG8_TOUT2_0 TX6_0 SCS80_0 - - - - - - -
- - - - - LCDD8 - SDA1 SOT1_0 EINT5_1 SEG22 MAD4 DSP0_G2_0 P0_03 S 5 128 P P1_21 AN43 PWM1P1 EINT19_0 PPG8_TOUT0_0 RX6_0 SOT8_0 SDA8 - - - - - -
- - - - - LCDD9 - SIN0_1 SCS10_0 EINT11_1 SEG23 MAD5 DSP0_G3_0 P0_04 S 6 127 P P1_20 AN42 PWM2M0 EINT12_4 PPG7_TOUT2_0 SCK8_0 SCL8 - - - - - - -
- - - - LCDD10 - - SOT0_1 SCS11_0 EINT13_1 SEG24 MAD6 DSP0_G4_0 P0_05 S 7 126 P P1_19 AN41 PWM2P0 EINT18_0 PPG7_TOUT0_0 SIN8_0 - - - - - - - -
- - LCDD11 - - SCK0_1 SCS12_0 PPG0_TOUT0_1 EINT15_1 SEG25 MAD7 DSP0_G5_0 I2S1_ECLK_0 P0_06 S 8 125 P P1_18 AN40 PWM1M0 EINT11_4 PPG6_TOUT2_0 TX5_0 SCS171_0 - - - - - - -
- - LCDD12 - - SCS00_1 SCS13_0 PPG0_TOUT2_1 EINT23_1 SEG26 MAD8 DSP0_G6_0 I2S1_SD_0 P0_07 S 9 124 P P1_17 AN39 PWM1P0 EINT17_0 PPG6_TOUT0_0 RX5_0 SCS170_0 - - - - - - -
- - - - LCDD13 - - PPG1_TOUT0_1 EINT0_2 SEG27 MAD9 DSP0_G7_0 I2S1_WS_0 P0_08 S 10 123 - DVCC - - - - - - - - - - - - -
- - - LCDD14 - - SIN17_1 PPG1_TOUT2_1 EINT1_2 SEG28 MAD10 DSP0_B0_0 I2S1_SCK_0 P0_09 S 11 122 -DVSS - - - - - - - - - - - - -
- - - LCDD15 - - SCS171_1 PPG2_TOUT0_1 EINT5_2 SEG29 MAD11 DSP0_B1_0 - P0_10 S 12 121 -AVSS - - - - - - - - - - - - -
- - - - - LCDD16 - PPG2_TOUT2_1 EINT6_2 SEG30 MAD12 DSP0_B2_0 - P0_11 S 13 120 - AVRL5 - - - - - - - - - - - - -
- - - - - LCDD17 - PPG3_TOUT0_1 EINT7_2 SEG31 MAD13 DSP0_B3_0 - P0_12 S 14 119 - AVRH5 - - - - - - - - - - - - -
- - - - - CS# - PPG3_TOUT2_1 EINT8_2 COM0 MAD14 DSP0_B4_0 - P0_13 S 15 118 - AVCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 16 117 H P1_16 ADTRG0_0 - EINT9_4 SGO4_0 PPG0/1/2/3/4/5_TIN1_0 OCU10_OTD1_0 TOT49_0 SOT17_0 SDA17 WOT SYSC0_CLK_0 - -
- - - - - - - - - - - - - VSS -17 116 - VCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC12 - 18 115 -VSS - - - - - - - - - - - - -
- - - - - - - - SIN1_1 PPG4_TOUT0_1 EINT1_1 MAD15 - P3_00 T 19 114 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SCK1_1 PPG4_TOUT2_1 EINT9_2 MAD16 - P3_01 T 20 113 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SOT1_1 PPG5_TOUT0_1 EINT10_2 MAD17 - P3_02 T 21 112 H P1_15 AN32 EINT16_0 SGA4_0 PPG5_TOUT2_0 OCU10_OTD0_0 ICU10_IN1_0 TIN49_0 SCK17_0 SCK12_1 SCL17 INDICATOR0_1 - -
- - - - - - - - SCS10_1 PPG5_TOUT2_1 EINT11_2 MAD18 - P3_03 T 22 111 G P1_14 AN31 EINT15_0 SGO3_0 PPG5_TOUT0_0 OCU9_OTD1_0 ICU10_IN0_0 TOT48_0 TX3_0 SIN17_0 SYSC0_CLK_1 - - -
- - - - - - - - SCS11_1 PPG0/1/2/3/4/5_TIN1_1 EINT12_2 MAD19 - P3_04 T 23 110 G P3_23 AN30 EINT4_4 TX6_1 SCS120_1 - - - - - - - - -
- - - - - - - - SCS12_1 SIN4_1 EINT15_2 MAD20 - P3_05 T 24 109 G P3_22 AN29 EINT19_1 RX6_1 SCS91_1 - - - - - - - - -
- - - - - - - - SCS13_1 SOT4_1 EINT16_2 MAD21 - P3_06 T 25 108 G P3_21 AN28 EINT3_4 TOT49_1 SCS90_1 - - - - - - - - -
- - - - - - WR# - SCK4_1 EINT17_2 COM1 MOEX DSP0_B5_0 P0_14 S 26 107 E P3_20 EINT2_4 PPG6/7/8/9/10/11_TIN1_1 TIN49_1 TX5_1 SOT9_1 - - - - - - - -
- - - - - - - RD# SCS40_1 EINT18_2 COM2 MWEX DSP0_B6_0 P0_15 S 27 106 E P3_19 EINT17_1 PPG11_TOUT2_1 OCU10_OTD1_1 ICU10_IN1_1 RX5_1 SCK9_1 - - - - - - -
- - - - - - - - SCS41_1 EINT19_2 COM3 MCLK DSP0_B7_1 P0_16 S 28 105 E P3_18 EINT20_1 PPG11_TOUT0_1 OCU10_OTD0_1 ICU10_IN0_1 SIN9_1 - - - - - - - -
- - - - - - - - - - SCS42_1 EINT20_2 MDQM1 P3_07 T 29 104 -VSS - - - - - - - - - - - - -
- - - - - - - SCS43_1 EINT21_2 V0 MDQM0 DSP0_B7_0 - P0_17 V 30 103 - C - - - - - - - - - - - - -
- - - - - RS - - EINT22_2 V1 MCSX2 - - P0_18 V 31 102 O MODE - - - - - - - - - - - - -
- - - - - RES# - - EINT23_2 V2 MCSX3 - - P0_19 V 32 101 D PSC_1 - - - - - - - - - - - - -
- - - - - TE - - EINT0_3 V3 MRDY - - P0_20 U 33 100 N RSTX - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 34 99 G P3_17 AN26 EINT0_4 SGO4_1 PPG10_TOUT2_1 OCU9_OTD1_1 ICU9_IN1_1 TOT48_1 TX3_1 - - - - -
- - - - - - - - - - - - - VSS -35 98 G P3_16 AN25 EINT14_1 SGA4_1 PPG10_TOUT0_1 OCU9_OTD0_1 ICU9_IN0_1 TIN48_1 RX3_1 - - - - -
- - - - - - - - - - - - - AVSS -36 97 G P1_13 AN24 EINT14_0 SGA3_0 OCU9_OTD0_0 TIN48_0 RX3_0 - - - - - - -
- - - - - - - - - - - - - - - 37 96 L2 JTAG_TMS - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 38 95 L2 JTAG_TCK - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -39 94 L2 JTAG_TDI - - - - - - - - - - - - -
- - - - - - - - - - - - - AVCC3_DAC - 40 93 M JTAG_TDO - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 41 92 L JTAG_NTRST - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 42 91 KX0 - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -43 90 KX1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -44 89 -VSS - - - - - - - - - - - - -
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
-
B
B
B
B
B
-
B
-
-
B
B
B
B
B
-
-
C
C
C
-
-
-
-
G
G
G
G
G
G
G
G
G
G
G
G
G
G
H
H
I
R
R
-
VCC3
P0_21
P0_22
P0_23
P0_24
P0_25
VSS
P0_26
VSS
VCC3
P0_27
P0_28
P0_29
P0_30
P0_31
VSS
VCC3
P1_00
P1_01
P1_02
VCC12
VCC12
VSS
VCC5
P3_08
P3_09
P3_10
P3_11
P1_03
P1_04
P3_12
P3_13
P1_05
P1_06
P3_14
P3_15
P1_07
P1_08
P1_09
P1_10
NMIX
X0A
X1A
VCC5
-
M_SDATA0_0
M_SDATA0_2
M_SDATA0_1
M_SSEL0
M_SDATA0_3
-
M_SCLK0
-
-
M_SDATA1_0
M_SDATA1_2
M_SDATA1_1
M_SSEL1
M_SDATA1_3
-
-
-
-
-
-
-
-
-
AN4
AN5
AN6
AN7
AN8
AN9
AN10
AN11
AN12
AN13
AN14
AN15
AN16
AN17
AN18
AN21
-
P1_11
P1_12
-
-
M_DQ3
M_DQ2
M_DQ1
M_DQ0
M_CS#_1
-
M_CK
-
-
M_RWDS
M_DQ4
M_DQ5
M_DQ6
M_DQ7
-
-
M_CS#_2
-
-
-
-
-
-
EINT18_1
EINT6_1
EINT17_3
EINT8_1
EINT4_0
EINT5_0
EINT21_1
EINT18_3
EINT6_0
EINT7_0
EINT12_1
EINT19_3
EINT8_0
ADTRG1_1
EINT10_0
EINT11_0
-
EINT12_0
EINT13_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
EINT11_3
EINT12_3
-
-
-
-
SGA0_1
SGO0_1
SGA1_1
SGO1_1
-
-
SGA2_1
SGO2_1
-
-
SGA3_1
SGO3_1
-
EINT9_0
-
-
-
PPG4_TOUT0_0
PPG4_TOUT2_0
-
-
EINT2_0
EINT1_3
EINT2_3
EINT3_3
EINT4_3
-
EINT5_3
-
-
EINT6_3
EINT3_0
EINT7_3
EINT8_3
EINT9_3
-
-
EINT10_3
SCS32_0
SCS33_0
-
-
-
-
-
-
-
PPG7_TOUT2_1
PPG0_TOUT0_0
PPG0_TOUT2_0
PPG8_TOUT0_1
PPG8_TOUT2_1
SGA0_0
SGO0_0
PPG9_TOUT0_1
PPG9_TOUT2_1
SGA1_0
-
SGA2_0
SGO2_0
-
OCU8_OTD0_0
OCU8_OTD1_0
-
-
SIN2_0
SCK2_0
SOT2_0
SCS20_0
SCS21_0
-
SCS22_0
-
-
SCS23_0
SIN3_0
SCK3_0
SOT3_0
SCS30_0
-
-
SCS31_0
-
-
-
-
-
-
PPG6_TOUT0_1
PPG6_TOUT2_1
PPG7_TOUT0_1
OCU1_OTD1_1
OCU0_OTD0_0
OCU0_OTD1_0
OCU2_OTD0_1
OCU2_OTD1_1
PPG1_TOUT0_0
PPG1_TOUT2_0
OCU8_OTD0_1
OCU8_OTD1_1
PPG2_TOUT0_0
SGO1_0
PPG3_TOUT0_0
PPG3_TOUT2_0
-
ICU9_IN0_0
ICU9_IN1_0
-
-
SIN9_2
SOT9_2
SCK9_2
SCS90_2
SCS91_2
-
-
-
-
SIN8_2
SCK8_2
SOT8_2
SCS80_2
-
-
-
-
-
-
-
-
-
-
OCU0_OTD0_1
OCU0_OTD1_1
OCU1_OTD0_1
ICU1_IN1_1
ICU0_IN0_0
ICU0_IN1_0
ICU2_IN0_1
ICU2_IN1_1
ICU1_IN0_0
ICU1_IN1_0
ICU8_IN0_1
ICU8_IN1_1
OCU1_OTD0_0
PPG2_TOUT2_0
OCU2_OTD0_0
OCU2_OTD1_0
-
TIN17_0
TOT17_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
ICU0_IN0_1
ICU0_IN1_1
ICU1_IN0_1
TOT1_1
AIN8
BIN8
TIN16_1
TOT16_1
ZIN8
AIN9
TIN17_1
TOT17_1
ICU2_IN0_0
OCU1_OTD1_0
ICU8_IN0_0
ICU8_IN1_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TIN0_1
TOT0_1
TIN1_1
-
TIN0_0
TOT0_0
-
SCK10_1
TIN1_0
TOT1_0
-
-
BIN9
ICU2_IN1_0
SCK16_0
SOT16_0
-
SCS160_0
SCS161_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SIN8_1
RX0_1
TX0_1
SCS80_1
FRT0/1/2/3_TEXT
FRT4/8/9/10_TEXT
SIN10_1
TRACE3_1
RX0_0
TX0_0
SOT10_1
SCS100_1
TIN16_0
ZIN9
SCL16
SDA16
-
INDICATOR0_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCK8_1
SOT8_1
TRACE1_1
SIN0_0
SCK0_0
TRACE2_1
-
SOT0_0
SCS00_0
TRACE_CTL_1
TRACE_CLK_1
-
TOT16_0
TRACE_CTL_0
TRACE_CLK_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_1
-
-
SCL0
-
-
SDA0
TRACE1_0
-
-
TRACE2_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_0
-
-
-
-
SIN16_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE3_0
-
-
-
-
-
-
TOP VIEW
TEQFP-176
Document Number: 002-10635 Rev. *H Page 24 of 322
S6J3310/20/30/40 Series
4.1.3 TEQFP-144 Pin Assignment
Figure 4-9: TEQFP-144 (S6J331xHyz *1)
*1: x, y, z are selected from the following parameters:
x: E, D, C, B (Memory Size)
y: S, A, B, U, C, D, T, E, F, V, G, H (Option)
z: C, D, E (Revision)
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
LCDD4
LCDD3
-
-
LCDD0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCS43_0
SCS42_0
LCDD2
LCDD1
SDA4
SCL4
-
-
SCS32_1
SCS31_1
-
-
-
SCS23_1
-
-
-
-
SCL12
-
-
-
SDA11
SCL11
-
-
-
-
SDA10
SCL10
-
-
-
SDA9
-
-
-
-
SCS41_0
SCS40_0
SOT4_0
SCK4_0
SIN4_0
SCS33_1
EINT20_5
EINT19_5
-
-
-
PPG14_TOUT0_1
-
-
-
SDA12
SCK12_0
SIN12_0
SCS111_0
SCS110_0
SOT11_0
SCK11_0
-
-
SIN11_0
SCS100_0
SOT10_0
SCK10_0
SIN10_0
SCS91_0
SCS90_0
SOT9_0
-
-
EINT3_6
EINT2_6
EINT1_6
EINT0_6
EINT23_5
EINT22_5
EINT0_0
EINT21_5
ADTRG1_2
ADTRG0_1
-
-
-
EINT15_5
-
-
SCS120_0
SOT12_0
PPG12/13/14/15_TIN1_0
PPG15_TOUT2_0
PPG15_TOUT0_0
PPG14_TOUT2_0
PPG14_TOUT0_0
PPG13_TOUT2_0
-
-
PPG13_TOUT0_0
PPG12_TOUT2_0
PPG12_TOUT0_0
PPG6/7/8/9/10/11_TIN1_0
PPG11_TOUT2_0
PPG11_TOUT0_0
PPG10_TOUT2_0
PPG10_TOUT0_0
-
-
SEG18
SEG17
SEG16
SEG15
SEG14
SEG13
SEG12
SEG11
SEG10
SEG9
-
-
-
SEG4
-
-
EINT9_5
EINT7_5
EINT6_5
EINT23_0
EINT4_5
EINT3_5
EINT2_5
EINT0_5
-
-
EINT22_0
EINT22_4
EINT21_4
EINT20_4
EINT21_0
EINT18_4
EINT17_4
EINT15_4
-
-
MAD0
MDATA7
MDATA6
MDATA5
MDATA4
MDATA3
MDATA2
MDATA1
MDATA0
MCSX1
-
-
-
MCSX0
-
-
PWM2M5
PWM2P5
PWM1M5
PWM1P5
PWM2M4
PWM2P4
PWM1M4
PWM1P4
-
-
PWM2M3
PWM2P3
PWM1M3
PWM1P3
PWM2M2
PWM2P2
PWM1M2
PWM1P2
-
-
DSP0_R6_0
DSP0_R5_0
DSP0_R4_0
DSP0_R3_0
DSP0_R2_0
DSP0_R1_0
DSP0_R0_0
DSP0_CLK_0
DSP0_VSYNC_0
DSP0_HSYNC_0
-
-
-
DSP0_EN_0
-
-
AN63
AN62
AN61
AN60
AN59
AN58
AN57
AN56
-
-
AN55
AN54
AN53
AN52
AN51
AN50
AN49
AN47
-
VSS
P2_19
P2_18
P2_17
P2_16
P2_15
P2_14
P2_13
P2_12
P2_11
P2_10
VCC53
VSS
VCC12
P2_09
DVCC
DVSS
P2_08
P2_07
P2_06
P2_05
P2_04
P2_03
P2_02
P2_01
DVCC
DVSS
P2_00
P1_31
P1_30
P1_29
P1_28
P1_27
P1_26
P1_25
DVCC
-
S
S
S
S
S
S
S
S2
S
S
-
-
-
S
-
-
P
P
P
P
P
P
P
P
-
-
P
P
P
P
P
P
P
P
-
144
143
142
141
140
139
138
137
136
135
134
133
132
131
130
129
128
127
126
125
124
123
122
121
120
119
118
117
116
115
114
113
112
111
110
109
- - - - - - - - - - - - - VCC53 - 1 108 -DVSS - - - - - - - - - - - - -
- - - - - - - - LCDD5 EINT0_1 SEG19 MAD1 DSP0_R7_0 P0_00 S 2 107 P P1_24 AN46 PWM2M1 EINT14_4 PPG9_TOUT2_0 SCK9_0 SCL9 - - - - - - -
- - - - - LCDD6 ARH0_AIC1_TCKI ARH0_AIC1_DNCLK SIN1_0 EINT1_0 SEG20 MAD2 DSP0_G0_0 P0_01 S 3 106 P P1_23 AN45 PWM2P1 EINT20_0 PPG9_TOUT0_0 SIN9_0 - - - - - - - -
- - - - LCDD7 ARH0_AIC1_DNDATA1 ARH0_AIC1_TDA1 SCL1 SCK1_0 EINT4_1 SEG21 MAD3 DSP0_G1_0 P0_02 S 4 105 P P1_22 AN44 PWM1M1 EINT13_4 PPG8_TOUT2_0 TX6_0 SCS80_0 - - - - - - -
- - - - - LCDD8 ARH0_AIC1_dbg_out_1 SDA1 SOT1_0 EINT5_1 SEG22 MAD4 DSP0_G2_0 P0_03 S 5 104 P P1_21 AN43 PWM1P1 EINT19_0 PPG8_TOUT0_0 RX6_0 SOT8_0 SDA8 - - - - - -
- - - - - LCDD9 ARH0_AIC1_dbg_out_0 SIN0_1 SCS10_0 EINT11_1 SEG23 MAD5 DSP0_G3_0 P0_04 S 6 103 P P1_20 AN42 PWM2M0 EINT12_4 PPG7_TOUT2_0 SCK8_0 SCL8 - - - - - - -
- - - - LCDD10 ARH0_AIC1_DNDATA0 ARH0_AIC1_TDA0 SOT0_1 SCS11_0 EINT13_1 SEG24 MAD6 DSP0_G4_0 P0_05 S 7 102 P P1_19 AN41 PWM2P0 EINT18_0 PPG7_TOUT0_0 SIN8_0 - - - - - - - -
- - LCDD11 ARH0_AIC1_UPCLK ARH0_AIC1_RCK SCK0_1 SCS12_0 PPG0_TOUT0_1 EINT15_1 SEG25 MAD7 DSP0_G5_0 I2S1_ECLK_0 P0_06 S 8 101 P P1_18 AN40 PWM1M0 EINT11_4 PPG6_TOUT2_0 TX5_0 SCS171_0 - - - - - - -
- - LCDD12 ARH0_AIC1_UPDATA1 ARH0_AIC1_RDA1 SCS00_1 SCS13_0 PPG0_TOUT2_1 EINT23_1 SEG26 MAD8 DSP0_G6_0 I2S1_SD_0 P0_07 S 9 100 P P1_17 AN39 PWM1P0 EINT17_0 PPG6_TOUT0_0 RX5_0 SCS170_0 - - - - - - -
- - - - LCDD13 ARH0_AIC1_UPDATA0 ARH0_AIC1_RDA0 PPG1_TOUT0_1 EINT0_2 SEG27 MAD9 DSP0_G7_0 I2S1_WS_0 P0_08 S 10 99 - DVCC - - - - - - - - - - - - -
- - - LCDD14 ARH0_AIC0_TCKI ARH0_AIC0_DNCLK SIN17_1 PPG1_TOUT2_1 EINT1_2 SEG28 MAD10 DSP0_B0_0 I2S1_SCK_0 P0_09 S 11 98 -DVSS - - - - - - - - - - - - -
- - - LCDD15 ARH0_AIC0_DNDATA1 ARH0_AIC0_TDA1 SCS171_1 PPG2_TOUT0_1 EINT5_2 SEG29 MAD11 DSP0_B1_0 I2S0_ECLK_0 P0_10 S 12 97 -AVSS - - - - - - - - - - - - -
- - - - - LCDD16 ARH0_AIC0_dbg_out_1 PPG2_TOUT2_1 EINT6_2 SEG30 MAD12 DSP0_B2_0 I2S0_SD_0 P0_11 S 13 96 - AVRL5 - - - - - - - - - - - - -
- - - - - LCDD17 ARH0_AIC0_dbg_out_0 PPG3_TOUT0_1 EINT7_2 SEG31 MAD13 DSP0_B3_0 I2S0_WS_0 P0_12 S 14 95 - AVRH5 - - - - - - - - - - - - -
- - - - - CS# ARH0_AIC0_dbg_select PPG3_TOUT2_1 EINT8_2 COM0 MAD14 DSP0_B4_0 I2S0_SCK_0 P0_13 S 15 94 - AVCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 16 93 H P1_16 ADTRG0_0 - EINT9_4 SGO4_0 PPG0/1/2/3/4/5_TIN1_0 OCU10_OTD1_0 TOT49_0 SOT17_0 SDA17 WOT SYSC0_CLK_0 - -
- - - - - - - - - - - - - VSS -17 92 - VCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC12 - 18 91 -VSS - - - - - - - - - - - - -
- - - - - - WR# ARH0_AIC1_dbg_select SCK4_1 EINT17_2 COM1 MOEX DSP0_B5_0 P0_14 S 19 90 - VCC12 - - - - - - - - - - - - -
- - - - - - - RD# SCS40_1 EINT18_2 COM2 MWEX DSP0_B6_0 P0_15 S 20 89 - VCC12 - - - - - - - - - - - - -
- - - - - - ARH0_AIC0_DNDATA0 ARH0_AIC0_TDA0 SCS41_1 EINT19_2 COM3 MCLK DSP0_B7_1 P0_16 S 21 88 H P1_15 AN32 EINT16_0 SGA4_0 PPG5_TOUT2_0 OCU10_OTD0_0 ICU10_IN1_0 TIN49_0 SCK17_0 SCK12_1 SCL17 INDICATOR0_1 - -
- - - - - - - SCS43_1 EINT21_2 V0 MDQM0 DSP0_B7_0 RXCLK_0 P0_17 V 22 87 G P1_14 AN31 EINT15_0 SGO3_0 PPG5_TOUT0_0 OCU9_OTD1_0 ICU10_IN0_0 TOT48_0 TX3_0 SIN17_0 SYSC0_CLK_1 - - -
- - - - - RS ARH0_AIC0_UPCLK ARH0_AIC0_RCK EINT22_2 V1 MCSX2 MDC_1 RXER_0 P0_18 V 23 86 -VSS - - - - - - - - - - - - -
- - - - - RES# ARH0_AIC0_UPDATA1 ARH0_AIC0_RDA1 EINT23_2 V2 MCSX3 COL_1 RXDV_0 P0_19 V 24 85 - C - - - - - - - - - - - - -
- - - - - TE ARH0_AIC0_UPDATA0 ARH0_AIC0_RDA0 EINT0_3 V3 MRDY CRS_1 TXCLK_0 P0_20 U 25 84 O MODE - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 26 83 D PSC_1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -27 82 N RSTX - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -28 81 G P1_13 AN24 EINT14_0 SGA3_0 OCU9_OTD0_0 TIN48_0 RX3_0 - - - - - - -
- - - - - - - - - - - - - DAC_R A 29 80 L2 JTAG_TMS - - - - - - - - - - - - -
- - - - - - - - - - - - - C_R A 30 79 L2 JTAG_TCK - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -31 78 L2 JTAG_TDI - - - - - - - - - - - - -
- - - - - - - - - - - - - AVCC3_DAC - 32 77 M JTAG_TDO - - - - - - - - - - - - -
- - - - - - - - - - - - - DAC_L A 33 76 L JTAG_NTRST - - - - - - - - - - - - -
- - - - - - - - - - - - - C_L A 34 75 KX0 - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -35 74 KX1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -36 73 -VSS - - - - - - - - - - - - -
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
-
B
B
B
B
B
-
B
-
-
B
B
B
B
B
-
-
C
C
C
-
-
-
-
G
G
G
G
G
G
H
H
I
R
R
-
VCC3
P0_21
P0_22
P0_23
P0_24
P0_25
VSS
P0_26
VSS
VCC3
P0_27
P0_28
P0_29
P0_30
P0_31
VSS
VCC3
P1_00
P1_01
P1_02
VCC12
VCC12
VSS
VCC5
P1_03
P1_04
P1_05
P1_06
P1_07
P1_08
P1_09
P1_10
NMIX
X0A
X1A
VCC5
-
M_SDATA0_0
M_SDATA0_2
M_SDATA0_1
M_SSEL0
M_SDATA0_3
-
M_SCLK0
-
-
M_SDATA1_0
M_SDATA1_2
M_SDATA1_1
M_SSEL1
M_SDATA1_3
-
-
MLBCLK
MLBSIG
MLBDAT
-
-
-
-
AN8
AN9
AN12
AN13
AN16
AN17
AN18
AN21
-
P1_11
P1_12
-
-
M_DQ3
M_DQ2
M_DQ1
M_DQ0
M_CS#_1
-
M_CK
-
-
M_RWDS
M_DQ4
M_DQ5
M_DQ6
M_DQ7
-
-
M_CS#_2
COL_0
CRS_0
-
-
-
-
EINT4_0
EINT5_0
EINT6_0
EINT7_0
EINT8_0
ADTRG1_1
EINT10_0
EINT11_0
-
EINT12_0
EINT13_0
-
-
TXEN_0
TXD0_0
TXD1_0
TXD2_0
TXD3_0
-
TXER_0
-
-
RXD0_0
RXD1_0
RXD2_0
RXD3_0
MDIO_0
-
-
MDC_0
EINT11_3
EINT12_3
-
-
-
-
BN0(BL0)
BP0(BH0)
AN0(AL0)
AP0(AH0)
BN1(BL1)
EINT9_0
AN1(AL1)
AP1(AH1)
-
PPG4_TOUT0_0
PPG4_TOUT2_0
-
-
EINT2_0
EINT1_3
EINT2_3
EINT3_3
EINT4_3
-
EINT5_3
-
-
EINT6_3
EINT3_0
EINT7_3
EINT8_3
EINT9_3
-
-
EINT10_3
SCS32_0
SCS33_0
-
-
-
-
PPG0_TOUT0_0
PPG0_TOUT2_0
SGA0_0
SGO0_0
SGA1_0
BP1(BH1)
SGA2_0
SGO2_0
-
OCU8_OTD0_0
OCU8_OTD1_0
-
-
SIN2_0
SCK2_0
SOT2_0
SCS20_0
SCS21_0
-
SCS22_0
-
-
SCS23_0
SIN3_0
SCK3_0
SOT3_0
SCS30_0
-
-
SCS31_0
-
-
-
-
-
-
OCU0_OTD0_0
OCU0_OTD1_0
PPG1_TOUT0_0
PPG1_TOUT2_0
PPG2_TOUT0_0
SGO1_0
PPG3_TOUT0_0
PPG3_TOUT2_0
-
ICU9_IN0_0
ICU9_IN1_0
-
-
SIN9_2
SOT9_2
SCK9_2
SCS90_2
SCS91_2
-
-
-
-
SIN8_2
SCK8_2
SOT8_2
SCS80_2
-
-
-
-
-
-
-
-
-
-
ICU0_IN0_0
ICU0_IN1_0
ICU1_IN0_0
ICU1_IN1_0
OCU1_OTD0_0
PPG2_TOUT2_0
OCU2_OTD0_0
OCU2_OTD1_0
-
TIN17_0
TOT17_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
AIN8
BIN8
ZIN8
AIN9
ICU2_IN0_0
OCU1_OTD1_0
ICU8_IN0_0
ICU8_IN1_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TIN0_0
TOT0_0
TIN1_0
TOT1_0
BIN9
ICU2_IN1_0
SCK16_0
SOT16_0
-
SCS160_0
SCS161_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
FRT0/1/2/3_TEXT
FRT4/8/9/10_TEXT
RX0_0
TX0_0
TIN16_0
ZIN9
SCL16
SDA16
-
INDICATOR0_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SIN0_0
SCK0_0
SOT0_0
SCS00_0
-
TOT16_0
TRACE_CTL_0
TRACE_CLK_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCL0
SDA0
TRACE1_0
TRACE2_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_0
-
-
SIN16_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE3_0
-
-
-
-
-
-
TOP VIEW
TEQFP-144
Document Number: 002-10635 Rev. *H Page 25 of 322
S6J3310/20/30/40 Series
Figure 4-10: TEQFP-144 (S6J332xHyz *1)
*1: x, y, z are selected from the following parameters:
x: E, D, C, B (Memory Size)
y: S, A, B, U, C, D, T, E, F, V, G, H (Option)
z: C, D, E (Revision)
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
LCDD4
LCDD3
-
-
LCDD0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCS43_0
SCS42_0
LCDD2
LCDD1
SDA4
SCL4
-
-
SCS32_1
SCS31_1
-
-
-
SCS23_1
-
-
-
-
SCL12
-
-
-
SDA11
SCL11
-
-
-
-
SDA10
SCL10
-
-
-
SDA9
-
-
-
-
SCS41_0
SCS40_0
SOT4_0
SCK4_0
SIN4_0
SCS33_1
EINT20_5
EINT19_5
-
-
-
PPG14_TOUT0_1
-
-
-
SDA12
SCK12_0
SIN12_0
SCS111_0
SCS110_0
SOT11_0
SCK11_0
-
-
SIN11_0
SCS100_0
SOT10_0
SCK10_0
SIN10_0
SCS91_0
SCS90_0
SOT9_0
-
-
EINT3_6
EINT2_6
EINT1_6
EINT0_6
EINT23_5
EINT22_5
EINT0_0
EINT21_5
ADTRG1_2
ADTRG0_1
-
-
-
EINT15_5
-
-
SCS120_0
SOT12_0
PPG12/13/14/15_TIN1_0
PPG15_TOUT2_0
PPG15_TOUT0_0
PPG14_TOUT2_0
PPG14_TOUT0_0
PPG13_TOUT2_0
-
-
PPG13_TOUT0_0
PPG12_TOUT2_0
PPG12_TOUT0_0
PPG6/7/8/9/10/11_TIN1_0
PPG11_TOUT2_0
PPG11_TOUT0_0
PPG10_TOUT2_0
PPG10_TOUT0_0
-
-
SEG18
SEG17
SEG16
SEG15
SEG14
SEG13
SEG12
SEG11
SEG10
SEG9
-
-
-
SEG4
-
-
EINT9_5
EINT7_5
EINT6_5
EINT23_0
EINT4_5
EINT3_5
EINT2_5
EINT0_5
-
-
EINT22_0
EINT22_4
EINT21_4
EINT20_4
EINT21_0
EINT18_4
EINT17_4
EINT15_4
-
-
MAD0
MDATA7
MDATA6
MDATA5
MDATA4
MDATA3
MDATA2
MDATA1
MDATA0
MCSX1
-
-
-
MCSX0
-
-
PWM2M5
PWM2P5
PWM1M5
PWM1P5
PWM2M4
PWM2P4
PWM1M4
PWM1P4
-
-
PWM2M3
PWM2P3
PWM1M3
PWM1P3
PWM2M2
PWM2P2
PWM1M2
PWM1P2
-
-
DSP0_R6_0
DSP0_R5_0
DSP0_R4_0
DSP0_R3_0
DSP0_R2_0
DSP0_R1_0
DSP0_R0_0
DSP0_CLK_0
DSP0_VSYNC_0
DSP0_HSYNC_0
-
-
-
DSP0_EN_0
-
-
AN63
AN62
AN61
AN60
AN59
AN58
AN57
AN56
-
-
AN55
AN54
AN53
AN52
AN51
AN50
AN49
AN47
-
VSS
P2_19
P2_18
P2_17
P2_16
P2_15
P2_14
P2_13
P2_12
P2_11
P2_10
VCC53
VSS
VCC12
P2_09
DVCC
DVSS
P2_08
P2_07
P2_06
P2_05
P2_04
P2_03
P2_02
P2_01
DVCC
DVSS
P2_00
P1_31
P1_30
P1_29
P1_28
P1_27
P1_26
P1_25
DVCC
-
S
S
S
S
S
S
S
S2
S
S
-
-
-
S
-
-
P
P
P
P
P
P
P
P
-
-
P
P
P
P
P
P
P
P
-
144
143
142
141
140
139
138
137
136
135
134
133
132
131
130
129
128
127
126
125
124
123
122
121
120
119
118
117
116
115
114
113
112
111
110
109
- - - - - - - - - - - - - VCC53 - 1 108 -DVSS - - - - - - - - - - - - -
- - - - - - - - LCDD5 EINT0_1 SEG19 MAD1 DSP0_R7_0 P0_00 S 2 107 P P1_24 AN46 PWM2M1 EINT14_4 PPG9_TOUT2_0 SCK9_0 SCL9 - - - - - - -
- - - - - LCDD6 - - SIN1_0 EINT1_0 SEG20 MAD2 DSP0_G0_0 P0_01 S 3 106 P P1_23 AN45 PWM2P1 EINT20_0 PPG9_TOUT0_0 SIN9_0 - - - - - - - -
- - - - LCDD7 - - SCL1 SCK1_0 EINT4_1 SEG21 MAD3 DSP0_G1_0 P0_02 S 4 105 P P1_22 AN44 PWM1M1 EINT13_4 PPG8_TOUT2_0 TX6_0 SCS80_0 - - - - - - -
- - - - - LCDD8 - SDA1 SOT1_0 EINT5_1 SEG22 MAD4 DSP0_G2_0 P0_03 S 5 104 P P1_21 AN43 PWM1P1 EINT19_0 PPG8_TOUT0_0 RX6_0 SOT8_0 SDA8 - - - - - -
- - - - - LCDD9 - SIN0_1 SCS10_0 EINT11_1 SEG23 MAD5 DSP0_G3_0 P0_04 S 6 103 P P1_20 AN42 PWM2M0 EINT12_4 PPG7_TOUT2_0 SCK8_0 SCL8 - - - - - - -
- - - - LCDD10 - - SOT0_1 SCS11_0 EINT13_1 SEG24 MAD6 DSP0_G4_0 P0_05 S 7 102 P P1_19 AN41 PWM2P0 EINT18_0 PPG7_TOUT0_0 SIN8_0 - - - - - - - -
- - LCDD11 - - SCK0_1 SCS12_0 PPG0_TOUT0_1 EINT15_1 SEG25 MAD7 DSP0_G5_0 I2S1_ECLK_0 P0_06 S 8 101 P P1_18 AN40 PWM1M0 EINT11_4 PPG6_TOUT2_0 TX5_0 SCS171_0 - - - - - - -
- - LCDD12 - - SCS00_1 SCS13_0 PPG0_TOUT2_1 EINT23_1 SEG26 MAD8 DSP0_G6_0 I2S1_SD_0 P0_07 S 9 100 P P1_17 AN39 PWM1P0 EINT17_0 PPG6_TOUT0_0 RX5_0 SCS170_0 - - - - - - -
- - - - LCDD13 - - PPG1_TOUT0_1 EINT0_2 SEG27 MAD9 DSP0_G7_0 I2S1_WS_0 P0_08 S 10 99 - DVCC - - - - - - - - - - - - -
- - - LCDD14 - - SIN17_1 PPG1_TOUT2_1 EINT1_2 SEG28 MAD10 DSP0_B0_0 I2S1_SCK_0 P0_09 S 11 98 -DVSS - - - - - - - - - - - - -
- - - LCDD15 - - SCS171_1 PPG2_TOUT0_1 EINT5_2 SEG29 MAD11 DSP0_B1_0 I2S0_ECLK_0 P0_10 S 12 97 -AVSS - - - - - - - - - - - - -
- - - - - LCDD16 - PPG2_TOUT2_1 EINT6_2 SEG30 MAD12 DSP0_B2_0 I2S0_SD_0 P0_11 S 13 96 - AVRL5 - - - - - - - - - - - - -
- - - - - LCDD17 - PPG3_TOUT0_1 EINT7_2 SEG31 MAD13 DSP0_B3_0 I2S0_WS_0 P0_12 S 14 95 - AVRH5 - - - - - - - - - - - - -
- - - - - CS# - PPG3_TOUT2_1 EINT8_2 COM0 MAD14 DSP0_B4_0 I2S0_SCK_0 P0_13 S 15 94 - AVCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 16 93 H P1_16 ADTRG0_0 - EINT9_4 SGO4_0 PPG0/1/2/3/4/5_TIN1_0 OCU10_OTD1_0 TOT49_0 SOT17_0 SDA17 WOT SYSC0_CLK_0 - -
- - - - - - - - - - - - - VSS -17 92 - VCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC12 - 18 91 -VSS - - - - - - - - - - - - -
- - - - - - WR# - SCK4_1 EINT17_2 COM1 MOEX DSP0_B5_0 P0_14 S 19 90 - VCC12 - - - - - - - - - - - - -
- - - - - - - RD# SCS40_1 EINT18_2 COM2 MWEX DSP0_B6_0 P0_15 S 20 89 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SCS41_1 EINT19_2 COM3 MCLK DSP0_B7_1 P0_16 S 21 88 H P1_15 AN32 EINT16_0 SGA4_0 PPG5_TOUT2_0 OCU10_OTD0_0 ICU10_IN1_0 TIN49_0 SCK17_0 SCK12_1 SCL17 INDICATOR0_1 - -
- - - - - - - SCS43_1 EINT21_2 V0 MDQM0 DSP0_B7_0 RXCLK_0 P0_17 V 22 87 G P1_14 AN31 EINT15_0 SGO3_0 PPG5_TOUT0_0 OCU9_OTD1_0 ICU10_IN0_0 TOT48_0 TX3_0 SIN17_0 SYSC0_CLK_1 - - -
- - - - - RS - - EINT22_2 V1 MCSX2 MDC_1 RXER_0 P0_18 V 23 86 -VSS - - - - - - - - - - - - -
- - - - - RES# - - EINT23_2 V2 MCSX3 COL_1 RXDV_0 P0_19 V 24 85 - C - - - - - - - - - - - - -
- - - - - TE - - EINT0_3 V3 MRDY CRS_1 TXCLK_0 P0_20 U 25 84 O MODE - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 26 83 D PSC_1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -27 82 N RSTX - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -28 81 G P1_13 AN24 EINT14_0 SGA3_0 OCU9_OTD0_0 TIN48_0 RX3_0 - - - - - - -
- - - - - - - - - - - - - DAC_R A 29 80 L2 JTAG_TMS - - - - - - - - - - - - -
- - - - - - - - - - - - - C_R A 30 79 L2 JTAG_TCK - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -31 78 L2 JTAG_TDI - - - - - - - - - - - - -
- - - - - - - - - - - - - AVCC3_DAC - 32 77 M JTAG_TDO - - - - - - - - - - - - -
- - - - - - - - - - - - - DAC_L A 33 76 L JTAG_NTRST - - - - - - - - - - - - -
- - - - - - - - - - - - - C_L A 34 75 KX0 - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -35 74 KX1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -36 73 -VSS - - - - - - - - - - - - -
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
-
B
B
B
B
B
-
B
-
-
B
B
B
B
B
-
-
C
C
C
-
-
-
-
G
G
G
G
G
G
H
H
I
R
R
-
VCC3
P0_21
P0_22
P0_23
P0_24
P0_25
VSS
P0_26
VSS
VCC3
P0_27
P0_28
P0_29
P0_30
P0_31
VSS
VCC3
P1_00
P1_01
P1_02
VCC12
VCC12
VSS
VCC5
P1_03
P1_04
P1_05
P1_06
P1_07
P1_08
P1_09
P1_10
NMIX
X0A
X1A
VCC5
-
M_SDATA0_0
M_SDATA0_2
M_SDATA0_1
M_SSEL0
M_SDATA0_3
-
M_SCLK0
-
-
M_SDATA1_0
M_SDATA1_2
M_SDATA1_1
M_SSEL1
M_SDATA1_3
-
-
MLBCLK
MLBSIG
MLBDAT
-
-
-
-
AN8
AN9
AN12
AN13
AN16
AN17
AN18
AN21
-
P1_11
P1_12
-
-
M_DQ3
M_DQ2
M_DQ1
M_DQ0
M_CS#_1
-
M_CK
-
-
M_RWDS
M_DQ4
M_DQ5
M_DQ6
M_DQ7
-
-
M_CS#_2
COL_0
CRS_0
-
-
-
-
EINT4_0
EINT5_0
EINT6_0
EINT7_0
EINT8_0
ADTRG1_1
EINT10_0
EINT11_0
-
EINT12_0
EINT13_0
-
-
TXEN_0
TXD0_0
TXD1_0
TXD2_0
TXD3_0
-
TXER_0
-
-
RXD0_0
RXD1_0
RXD2_0
RXD3_0
MDIO_0
-
-
MDC_0
EINT11_3
EINT12_3
-
-
-
-
BN0(BL0)
BP0(BH0)
AN0(AL0)
AP0(AH0)
BN1(BL1)
EINT9_0
AN1(AL1)
AP1(AH1)
-
PPG4_TOUT0_0
PPG4_TOUT2_0
-
-
EINT2_0
EINT1_3
EINT2_3
EINT3_3
EINT4_3
-
EINT5_3
-
-
EINT6_3
EINT3_0
EINT7_3
EINT8_3
EINT9_3
-
-
EINT10_3
SCS32_0
SCS33_0
-
-
-
-
PPG0_TOUT0_0
PPG0_TOUT2_0
SGA0_0
SGO0_0
SGA1_0
BP1(BH1)
SGA2_0
SGO2_0
-
OCU8_OTD0_0
OCU8_OTD1_0
-
-
SIN2_0
SCK2_0
SOT2_0
SCS20_0
SCS21_0
-
SCS22_0
-
-
SCS23_0
SIN3_0
SCK3_0
SOT3_0
SCS30_0
-
-
SCS31_0
-
-
-
-
-
-
OCU0_OTD0_0
OCU0_OTD1_0
PPG1_TOUT0_0
PPG1_TOUT2_0
PPG2_TOUT0_0
SGO1_0
PPG3_TOUT0_0
PPG3_TOUT2_0
-
ICU9_IN0_0
ICU9_IN1_0
-
-
SIN9_2
SOT9_2
SCK9_2
SCS90_2
SCS91_2
-
-
-
-
SIN8_2
SCK8_2
SOT8_2
SCS80_2
-
-
-
-
-
-
-
-
-
-
ICU0_IN0_0
ICU0_IN1_0
ICU1_IN0_0
ICU1_IN1_0
OCU1_OTD0_0
PPG2_TOUT2_0
OCU2_OTD0_0
OCU2_OTD1_0
-
TIN17_0
TOT17_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
AIN8
BIN8
ZIN8
AIN9
ICU2_IN0_0
OCU1_OTD1_0
ICU8_IN0_0
ICU8_IN1_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TIN0_0
TOT0_0
TIN1_0
TOT1_0
BIN9
ICU2_IN1_0
SCK16_0
SOT16_0
-
SCS160_0
SCS161_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
FRT0/1/2/3_TEXT
FRT4/8/9/10_TEXT
RX0_0
TX0_0
TIN16_0
ZIN9
SCL16
SDA16
-
INDICATOR0_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SIN0_0
SCK0_0
SOT0_0
SCS00_0
-
TOT16_0
TRACE_CTL_0
TRACE_CLK_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCL0
SDA0
TRACE1_0
TRACE2_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_0
-
-
SIN16_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE3_0
-
-
-
-
-
-
TOP VIEW
TEQFP-144
Document Number: 002-10635 Rev. *H Page 26 of 322
S6J3310/20/30/40 Series
Figure 4-11: TEQFP-144 (S6J333xHyz *1)
*1: x, y, z are selected from the following parameters:
x: E, D, C, B (Memory Size)
y: S, A, B, U, C, D, T, E, F, V, G, H (Option)
z: C, D, E (Revision)
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
LCDD4
LCDD3
-
-
LCDD0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCS43_0
SCS42_0
LCDD2
LCDD1
SDA4
SCL4
-
-
SCS32_1
SCS31_1
-
-
-
SCS23_1
-
-
-
-
SCL12
-
-
-
SDA11
SCL11
-
-
-
-
SDA10
SCL10
-
-
-
SDA9
-
-
-
-
SCS41_0
SCS40_0
SOT4_0
SCK4_0
SIN4_0
SCS33_1
EINT20_5
EINT19_5
-
-
-
PPG14_TOUT0_1
-
-
-
SDA12
SCK12_0
SIN12_0
SCS111_0
SCS110_0
SOT11_0
SCK11_0
-
-
SIN11_0
SCS100_0
SOT10_0
SCK10_0
SIN10_0
SCS91_0
SCS90_0
SOT9_0
-
-
EINT3_6
EINT2_6
EINT1_6
EINT0_6
EINT23_5
EINT22_5
EINT0_0
EINT21_5
ADTRG1_2
ADTRG0_1
-
-
-
EINT15_5
-
-
SCS120_0
SOT12_0
PPG12/13/14/15_TIN1_0
PPG15_TOUT2_0
PPG15_TOUT0_0
PPG14_TOUT2_0
PPG14_TOUT0_0
PPG13_TOUT2_0
-
-
PPG13_TOUT0_0
PPG12_TOUT2_0
PPG12_TOUT0_0
PPG6/7/8/9/10/11_TIN1_0
PPG11_TOUT2_0
PPG11_TOUT0_0
PPG10_TOUT2_0
PPG10_TOUT0_0
-
-
SEG18
SEG17
SEG16
SEG15
SEG14
SEG13
SEG12
SEG11
SEG10
SEG9
-
-
-
SEG4
-
-
EINT9_5
EINT7_5
EINT6_5
EINT23_0
EINT4_5
EINT3_5
EINT2_5
EINT0_5
-
-
EINT22_0
EINT22_4
EINT21_4
EINT20_4
EINT21_0
EINT18_4
EINT17_4
EINT15_4
-
-
MAD0
MDATA7
MDATA6
MDATA5
MDATA4
MDATA3
MDATA2
MDATA1
MDATA0
MCSX1
-
-
-
MCSX0
-
-
PWM2M5
PWM2P5
PWM1M5
PWM1P5
PWM2M4
PWM2P4
PWM1M4
PWM1P4
-
-
PWM2M3
PWM2P3
PWM1M3
PWM1P3
PWM2M2
PWM2P2
PWM1M2
PWM1P2
-
-
DSP0_R6_0
DSP0_R5_0
DSP0_R4_0
DSP0_R3_0
DSP0_R2_0
DSP0_R1_0
DSP0_R0_0
DSP0_CLK_0
DSP0_VSYNC_0
DSP0_HSYNC_0
-
-
-
DSP0_EN_0
-
-
AN63
AN62
AN61
AN60
AN59
AN58
AN57
AN56
-
-
AN55
AN54
AN53
AN52
AN51
AN50
AN49
AN47
-
VSS
P2_19
P2_18
P2_17
P2_16
P2_15
P2_14
P2_13
P2_12
P2_11
P2_10
VCC53
VSS
VCC12
P2_09
DVCC
DVSS
P2_08
P2_07
P2_06
P2_05
P2_04
P2_03
P2_02
P2_01
DVCC
DVSS
P2_00
P1_31
P1_30
P1_29
P1_28
P1_27
P1_26
P1_25
DVCC
-
S
S
S
S
S
S
S
S2
S
S
-
-
-
S
-
-
P
P
P
P
P
P
P
P
-
-
P
P
P
P
P
P
P
P
-
144
143
142
141
140
139
138
137
136
135
134
133
132
131
130
129
128
127
126
125
124
123
122
121
120
119
118
117
116
115
114
113
112
111
110
109
- - - - - - - - - - - - - VCC53 - 1 108 -DVSS - - - - - - - - - - - - -
- - - - - - - - LCDD5 EINT0_1 SEG19 MAD1 DSP0_R7_0 P0_00 S 2 107 P P1_24 AN46 PWM2M1 EINT14_4 PPG9_TOUT2_0 SCK9_0 SCL9 - - - - - - -
- - - - - LCDD6 - - SIN1_0 EINT1_0 SEG20 MAD2 DSP0_G0_0 P0_01 S 3 106 P P1_23 AN45 PWM2P1 EINT20_0 PPG9_TOUT0_0 SIN9_0 - - - - - - - -
- - - - LCDD7 - - SCL1 SCK1_0 EINT4_1 SEG21 MAD3 DSP0_G1_0 P0_02 S 4 105 P P1_22 AN44 PWM1M1 EINT13_4 PPG8_TOUT2_0 TX6_0 SCS80_0 - - - - - - -
- - - - - LCDD8 - SDA1 SOT1_0 EINT5_1 SEG22 MAD4 DSP0_G2_0 P0_03 S 5 104 P P1_21 AN43 PWM1P1 EINT19_0 PPG8_TOUT0_0 RX6_0 SOT8_0 SDA8 - - - - - -
- - - - - LCDD9 - SIN0_1 SCS10_0 EINT11_1 SEG23 MAD5 DSP0_G3_0 P0_04 S 6 103 P P1_20 AN42 PWM2M0 EINT12_4 PPG7_TOUT2_0 SCK8_0 SCL8 - - - - - - -
- - - - LCDD10 - - SOT0_1 SCS11_0 EINT13_1 SEG24 MAD6 DSP0_G4_0 P0_05 S 7 102 P P1_19 AN41 PWM2P0 EINT18_0 PPG7_TOUT0_0 SIN8_0 - - - - - - - -
- - LCDD11 - - SCK0_1 SCS12_0 PPG0_TOUT0_1 EINT15_1 SEG25 MAD7 DSP0_G5_0 I2S1_ECLK_0 P0_06 S 8 101 P P1_18 AN40 PWM1M0 EINT11_4 PPG6_TOUT2_0 TX5_0 SCS171_0 - - - - - - -
- - LCDD12 - - SCS00_1 SCS13_0 PPG0_TOUT2_1 EINT23_1 SEG26 MAD8 DSP0_G6_0 I2S1_SD_0 P0_07 S 9 100 P P1_17 AN39 PWM1P0 EINT17_0 PPG6_TOUT0_0 RX5_0 SCS170_0 - - - - - - -
- - - - LCDD13 - - PPG1_TOUT0_1 EINT0_2 SEG27 MAD9 DSP0_G7_0 I2S1_WS_0 P0_08 S 10 99 - DVCC - - - - - - - - - - - - -
- - - LCDD14 - - SIN17_1 PPG1_TOUT2_1 EINT1_2 SEG28 MAD10 DSP0_B0_0 I2S1_SCK_0 P0_09 S 11 98 -DVSS - - - - - - - - - - - - -
- - - LCDD15 - - SCS171_1 PPG2_TOUT0_1 EINT5_2 SEG29 MAD11 DSP0_B1_0 - P0_10 S 12 97 -AVSS - - - - - - - - - - - - -
- - - - - LCDD16 - PPG2_TOUT2_1 EINT6_2 SEG30 MAD12 DSP0_B2_0 - P0_11 S 13 96 - AVRL5 - - - - - - - - - - - - -
- - - - - LCDD17 - PPG3_TOUT0_1 EINT7_2 SEG31 MAD13 DSP0_B3_0 - P0_12 S 14 95 - AVRH5 - - - - - - - - - - - - -
- - - - - CS# - PPG3_TOUT2_1 EINT8_2 COM0 MAD14 DSP0_B4_0 - P0_13 S 15 94 - AVCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 16 93 H P1_16 ADTRG0_0 - EINT9_4 SGO4_0 PPG0/1/2/3/4/5_TIN1_0 OCU10_OTD1_0 TOT49_0 SOT17_0 SDA17 WOT SYSC0_CLK_0 - -
- - - - - - - - - - - - - VSS -17 92 - VCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC12 - 18 91 -VSS - - - - - - - - - - - - -
- - - - - - WR# - SCK4_1 EINT17_2 COM1 MOEX DSP0_B5_0 P0_14 S 19 90 - VCC12 - - - - - - - - - - - - -
- - - - - - - RD# SCS40_1 EINT18_2 COM2 MWEX DSP0_B6_0 P0_15 S 20 89 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SCS41_1 EINT19_2 COM3 MCLK DSP0_B7_1 P0_16 S 21 88 H P1_15 AN32 EINT16_0 SGA4_0 PPG5_TOUT2_0 OCU10_OTD0_0 ICU10_IN1_0 TIN49_0 SCK17_0 SCK12_1 SCL17 INDICATOR0_1 - -
- - - - - - - SCS43_1 EINT21_2 V0 MDQM0 DSP0_B7_0 RXCLK_0 P0_17 V 22 87 G P1_14 AN31 EINT15_0 SGO3_0 PPG5_TOUT0_0 OCU9_OTD1_0 ICU10_IN0_0 TOT48_0 TX3_0 SIN17_0 SYSC0_CLK_1 - - -
- - - - - RS - - EINT22_2 V1 MCSX2 MDC_1 RXER_0 P0_18 V 23 86 -VSS - - - - - - - - - - - - -
- - - - - RES# - - EINT23_2 V2 MCSX3 COL_1 RXDV_0 P0_19 V 24 85 - C - - - - - - - - - - - - -
- - - - - TE - - EINT0_3 V3 MRDY CRS_1 TXCLK_0 P0_20 U 25 84 O MODE - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 26 83 D PSC_1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -27 82 N RSTX - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -28 81 G P1_13 AN24 EINT14_0 SGA3_0 OCU9_OTD0_0 TIN48_0 RX3_0 - - - - - - -
- - - - - - - - - - - - - - - 29 80 L2 JTAG_TMS - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 30 79 L2 JTAG_TCK - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -31 78 L2 JTAG_TDI - - - - - - - - - - - - -
- - - - - - - - - - - - - AVCC3_DAC - 32 77 M JTAG_TDO - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 33 76 L JTAG_NTRST - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 34 75 KX0 - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -35 74 KX1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -36 73 -VSS - - - - - - - - - - - - -
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
-
B
B
B
B
B
-
B
-
-
B
B
B
B
B
-
-
C
C
C
-
-
-
-
G
G
G
G
G
G
H
H
I
R
R
-
VCC3
P0_21
P0_22
P0_23
P0_24
P0_25
VSS
P0_26
VSS
VCC3
P0_27
P0_28
P0_29
P0_30
P0_31
VSS
VCC3
P1_00
P1_01
P1_02
VCC12
VCC12
VSS
VCC5
P1_03
P1_04
P1_05
P1_06
P1_07
P1_08
P1_09
P1_10
NMIX
X0A
X1A
VCC5
-
M_SDATA0_0
M_SDATA0_2
M_SDATA0_1
M_SSEL0
M_SDATA0_3
-
M_SCLK0
-
-
M_SDATA1_0
M_SDATA1_2
M_SDATA1_1
M_SSEL1
M_SDATA1_3
-
-
MLBCLK
MLBSIG
MLBDAT
-
-
-
-
AN8
AN9
AN12
AN13
AN16
AN17
AN18
AN21
-
P1_11
P1_12
-
-
M_DQ3
M_DQ2
M_DQ1
M_DQ0
M_CS#_1
-
M_CK
-
-
M_RWDS
M_DQ4
M_DQ5
M_DQ6
M_DQ7
-
-
M_CS#_2
COL_0
CRS_0
-
-
-
-
EINT4_0
EINT5_0
EINT6_0
EINT7_0
EINT8_0
ADTRG1_1
EINT10_0
EINT11_0
-
EINT12_0
EINT13_0
-
-
TXEN_0
TXD0_0
TXD1_0
TXD2_0
TXD3_0
-
TXER_0
-
-
RXD0_0
RXD1_0
RXD2_0
RXD3_0
MDIO_0
-
-
MDC_0
EINT11_3
EINT12_3
-
-
-
-
-
-
-
-
-
EINT9_0
-
-
-
PPG4_TOUT0_0
PPG4_TOUT2_0
-
-
EINT2_0
EINT1_3
EINT2_3
EINT3_3
EINT4_3
-
EINT5_3
-
-
EINT6_3
EINT3_0
EINT7_3
EINT8_3
EINT9_3
-
-
EINT10_3
SCS32_0
SCS33_0
-
-
-
-
PPG0_TOUT0_0
PPG0_TOUT2_0
SGA0_0
SGO0_0
SGA1_0
-
SGA2_0
SGO2_0
-
OCU8_OTD0_0
OCU8_OTD1_0
-
-
SIN2_0
SCK2_0
SOT2_0
SCS20_0
SCS21_0
-
SCS22_0
-
-
SCS23_0
SIN3_0
SCK3_0
SOT3_0
SCS30_0
-
-
SCS31_0
-
-
-
-
-
-
OCU0_OTD0_0
OCU0_OTD1_0
PPG1_TOUT0_0
PPG1_TOUT2_0
PPG2_TOUT0_0
SGO1_0
PPG3_TOUT0_0
PPG3_TOUT2_0
-
ICU9_IN0_0
ICU9_IN1_0
-
-
SIN9_2
SOT9_2
SCK9_2
SCS90_2
SCS91_2
-
-
-
-
SIN8_2
SCK8_2
SOT8_2
SCS80_2
-
-
-
-
-
-
-
-
-
-
ICU0_IN0_0
ICU0_IN1_0
ICU1_IN0_0
ICU1_IN1_0
OCU1_OTD0_0
PPG2_TOUT2_0
OCU2_OTD0_0
OCU2_OTD1_0
-
TIN17_0
TOT17_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
AIN8
BIN8
ZIN8
AIN9
ICU2_IN0_0
OCU1_OTD1_0
ICU8_IN0_0
ICU8_IN1_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TIN0_0
TOT0_0
TIN1_0
TOT1_0
BIN9
ICU2_IN1_0
SCK16_0
SOT16_0
-
SCS160_0
SCS161_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
FRT0/1/2/3_TEXT
FRT4/8/9/10_TEXT
RX0_0
TX0_0
TIN16_0
ZIN9
SCL16
SDA16
-
INDICATOR0_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SIN0_0
SCK0_0
SOT0_0
SCS00_0
-
TOT16_0
TRACE_CTL_0
TRACE_CLK_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCL0
SDA0
TRACE1_0
TRACE2_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_0
-
-
SIN16_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE3_0
-
-
-
-
-
-
TOP VIEW
TEQFP-144
Document Number: 002-10635 Rev. *H Page 27 of 322
S6J3310/20/30/40 Series
Figure 4-12: TEQFP-144 (S6J334xHyz *1)
*1: x, y, z are selected from the following parameters:
x: E, D, C, B (Memory Size)
y: S, A, B, U, C, D, T, E, F, V, G, H (Option)
z: C, D, E (Revision)
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
LCDD4
LCDD3
-
-
LCDD0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCS43_0
SCS42_0
LCDD2
LCDD1
SDA4
SCL4
-
-
SCS32_1
SCS31_1
-
-
-
SCS23_1
-
-
-
-
SCL12
-
-
-
SDA11
SCL11
-
-
-
-
SDA10
SCL10
-
-
-
SDA9
-
-
-
-
SCS41_0
SCS40_0
SOT4_0
SCK4_0
SIN4_0
SCS33_1
EINT20_5
EINT19_5
-
-
-
PPG14_TOUT0_1
-
-
-
SDA12
SCK12_0
SIN12_0
SCS111_0
SCS110_0
SOT11_0
SCK11_0
-
-
SIN11_0
SCS100_0
SOT10_0
SCK10_0
SIN10_0
SCS91_0
SCS90_0
SOT9_0
-
-
EINT3_6
EINT2_6
EINT1_6
EINT0_6
EINT23_5
EINT22_5
EINT0_0
EINT21_5
ADTRG1_2
ADTRG0_1
-
-
-
EINT15_5
-
-
SCS120_0
SOT12_0
PPG12/13/14/15_TIN1_0
PPG15_TOUT2_0
PPG15_TOUT0_0
PPG14_TOUT2_0
PPG14_TOUT0_0
PPG13_TOUT2_0
-
-
PPG13_TOUT0_0
PPG12_TOUT2_0
PPG12_TOUT0_0
PPG6/7/8/9/10/11_TIN1_0
PPG11_TOUT2_0
PPG11_TOUT0_0
PPG10_TOUT2_0
PPG10_TOUT0_0
-
-
SEG18
SEG17
SEG16
SEG15
SEG14
SEG13
SEG12
SEG11
SEG10
SEG9
-
-
-
SEG4
-
-
EINT9_5
EINT7_5
EINT6_5
EINT23_0
EINT4_5
EINT3_5
EINT2_5
EINT0_5
-
-
EINT22_0
EINT22_4
EINT21_4
EINT20_4
EINT21_0
EINT18_4
EINT17_4
EINT15_4
-
-
MAD0
MDATA7
MDATA6
MDATA5
MDATA4
MDATA3
MDATA2
MDATA1
MDATA0
MCSX1
-
-
-
MCSX0
-
-
PWM2M5
PWM2P5
PWM1M5
PWM1P5
PWM2M4
PWM2P4
PWM1M4
PWM1P4
-
-
PWM2M3
PWM2P3
PWM1M3
PWM1P3
PWM2M2
PWM2P2
PWM1M2
PWM1P2
-
-
DSP0_R6_0
DSP0_R5_0
DSP0_R4_0
DSP0_R3_0
DSP0_R2_0
DSP0_R1_0
DSP0_R0_0
DSP0_CLK_0
DSP0_VSYNC_0
DSP0_HSYNC_0
-
-
-
DSP0_EN_0
-
-
AN63
AN62
AN61
AN60
AN59
AN58
AN57
AN56
-
-
AN55
AN54
AN53
AN52
AN51
AN50
AN49
AN47
-
VSS
P2_19
P2_18
P2_17
P2_16
P2_15
P2_14
P2_13
P2_12
P2_11
P2_10
VCC53
VSS
VCC12
P2_09
DVCC
DVSS
P2_08
P2_07
P2_06
P2_05
P2_04
P2_03
P2_02
P2_01
DVCC
DVSS
P2_00
P1_31
P1_30
P1_29
P1_28
P1_27
P1_26
P1_25
DVCC
-
S
S
S
S
S
S
S
S2
S
S
-
-
-
S
-
-
P
P
P
P
P
P
P
P
-
-
P
P
P
P
P
P
P
P
-
144
143
142
141
140
139
138
137
136
135
134
133
132
131
130
129
128
127
126
125
124
123
122
121
120
119
118
117
116
115
114
113
112
111
110
109
- - - - - - - - - - - - - VCC53 - 1 108 -DVSS - - - - - - - - - - - - -
- - - - - - - - LCDD5 EINT0_1 SEG19 MAD1 DSP0_R7_0 P0_00 S 2 107 P P1_24 AN46 PWM2M1 EINT14_4 PPG9_TOUT2_0 SCK9_0 SCL9 - - - - - - -
- - - - - LCDD6 - - SIN1_0 EINT1_0 SEG20 MAD2 DSP0_G0_0 P0_01 S 3 106 P P1_23 AN45 PWM2P1 EINT20_0 PPG9_TOUT0_0 SIN9_0 - - - - - - - -
- - - - LCDD7 - - SCL1 SCK1_0 EINT4_1 SEG21 MAD3 DSP0_G1_0 P0_02 S 4 105 P P1_22 AN44 PWM1M1 EINT13_4 PPG8_TOUT2_0 TX6_0 SCS80_0 - - - - - - -
- - - - - LCDD8 - SDA1 SOT1_0 EINT5_1 SEG22 MAD4 DSP0_G2_0 P0_03 S 5 104 P P1_21 AN43 PWM1P1 EINT19_0 PPG8_TOUT0_0 RX6_0 SOT8_0 SDA8 - - - - - -
- - - - - LCDD9 - SIN0_1 SCS10_0 EINT11_1 SEG23 MAD5 DSP0_G3_0 P0_04 S 6 103 P P1_20 AN42 PWM2M0 EINT12_4 PPG7_TOUT2_0 SCK8_0 SCL8 - - - - - - -
- - - - LCDD10 - - SOT0_1 SCS11_0 EINT13_1 SEG24 MAD6 DSP0_G4_0 P0_05 S 7 102 P P1_19 AN41 PWM2P0 EINT18_0 PPG7_TOUT0_0 SIN8_0 - - - - - - - -
- - LCDD11 - - SCK0_1 SCS12_0 PPG0_TOUT0_1 EINT15_1 SEG25 MAD7 DSP0_G5_0 I2S1_ECLK_0 P0_06 S 8 101 P P1_18 AN40 PWM1M0 EINT11_4 PPG6_TOUT2_0 TX5_0 SCS171_0 - - - - - - -
- - LCDD12 - - SCS00_1 SCS13_0 PPG0_TOUT2_1 EINT23_1 SEG26 MAD8 DSP0_G6_0 I2S1_SD_0 P0_07 S 9 100 P P1_17 AN39 PWM1P0 EINT17_0 PPG6_TOUT0_0 RX5_0 SCS170_0 - - - - - - -
- - - - LCDD13 - - PPG1_TOUT0_1 EINT0_2 SEG27 MAD9 DSP0_G7_0 I2S1_WS_0 P0_08 S 10 99 - DVCC - - - - - - - - - - - - -
- - - LCDD14 - - SIN17_1 PPG1_TOUT2_1 EINT1_2 SEG28 MAD10 DSP0_B0_0 I2S1_SCK_0 P0_09 S 11 98 -DVSS - - - - - - - - - - - - -
- - - LCDD15 - - SCS171_1 PPG2_TOUT0_1 EINT5_2 SEG29 MAD11 DSP0_B1_0 - P0_10 S 12 97 -AVSS - - - - - - - - - - - - -
- - - - - LCDD16 - PPG2_TOUT2_1 EINT6_2 SEG30 MAD12 DSP0_B2_0 - P0_11 S 13 96 - AVRL5 - - - - - - - - - - - - -
- - - - - LCDD17 - PPG3_TOUT0_1 EINT7_2 SEG31 MAD13 DSP0_B3_0 - P0_12 S 14 95 - AVRH5 - - - - - - - - - - - - -
- - - - - CS# - PPG3_TOUT2_1 EINT8_2 COM0 MAD14 DSP0_B4_0 - P0_13 S 15 94 - AVCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 16 93 H P1_16 ADTRG0_0 - EINT9_4 SGO4_0 PPG0/1/2/3/4/5_TIN1_0 OCU10_OTD1_0 TOT49_0 SOT17_0 SDA17 WOT SYSC0_CLK_0 - -
- - - - - - - - - - - - - VSS -17 92 - VCC5 - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC12 - 18 91 -VSS - - - - - - - - - - - - -
- - - - - - WR# - SCK4_1 EINT17_2 COM1 MOEX DSP0_B5_0 P0_14 S 19 90 - VCC12 - - - - - - - - - - - - -
- - - - - - - RD# SCS40_1 EINT18_2 COM2 MWEX DSP0_B6_0 P0_15 S 20 89 - VCC12 - - - - - - - - - - - - -
- - - - - - - - SCS41_1 EINT19_2 COM3 MCLK DSP0_B7_1 P0_16 S 21 88 H P1_15 AN32 EINT16_0 SGA4_0 PPG5_TOUT2_0 OCU10_OTD0_0 ICU10_IN1_0 TIN49_0 SCK17_0 SCK12_1 SCL17 INDICATOR0_1 - -
- - - - - - - SCS43_1 EINT21_2 V0 MDQM0 DSP0_B7_0 - P0_17 V 22 87 G P1_14 AN31 EINT15_0 SGO3_0 PPG5_TOUT0_0 OCU9_OTD1_0 ICU10_IN0_0 TOT48_0 TX3_0 SIN17_0 SYSC0_CLK_1 - - -
- - - - - RS - - EINT22_2 V1 MCSX2 - - P0_18 V 23 86 -VSS - - - - - - - - - - - - -
- - - - - RES# - - EINT23_2 V2 MCSX3 - - P0_19 V 24 85 - C - - - - - - - - - - - - -
- - - - - TE - - EINT0_3 V3 MRDY - - P0_20 U 25 84 O MODE - - - - - - - - - - - - -
- - - - - - - - - - - - - VCC53 - 26 83 D PSC_1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -27 82 N RSTX - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -28 81 G P1_13 AN24 EINT14_0 SGA3_0 OCU9_OTD0_0 TIN48_0 RX3_0 - - - - - - -
- - - - - - - - - - - - - - - 29 80 L2 JTAG_TMS - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 30 79 L2 JTAG_TCK - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -31 78 L2 JTAG_TDI - - - - - - - - - - - - -
- - - - - - - - - - - - - AVCC3_DAC - 32 77 M JTAG_TDO - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 33 76 L JTAG_NTRST - - - - - - - - - - - - -
- - - - - - - - - - - - - - - 34 75 KX0 - - - - - - - - - - - - -
- - - - - - - - - - - - - AVSS -35 74 KX1 - - - - - - - - - - - - -
- - - - - - - - - - - - - VSS -36 73 -VSS - - - - - - - - - - - - -
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
-
B
B
B
B
B
-
B
-
-
B
B
B
B
B
-
-
C
C
C
-
-
-
-
G
G
G
G
G
G
H
H
I
R
R
-
VCC3
P0_21
P0_22
P0_23
P0_24
P0_25
VSS
P0_26
VSS
VCC3
P0_27
P0_28
P0_29
P0_30
P0_31
VSS
VCC3
P1_00
P1_01
P1_02
VCC12
VCC12
VSS
VCC5
P1_03
P1_04
P1_05
P1_06
P1_07
P1_08
P1_09
P1_10
NMIX
X0A
X1A
VCC5
-
M_SDATA0_0
M_SDATA0_2
M_SDATA0_1
M_SSEL0
M_SDATA0_3
-
M_SCLK0
-
-
M_SDATA1_0
M_SDATA1_2
M_SDATA1_1
M_SSEL1
M_SDATA1_3
-
-
-
-
-
-
-
-
-
AN8
AN9
AN12
AN13
AN16
AN17
AN18
AN21
-
P1_11
P1_12
-
-
M_DQ3
M_DQ2
M_DQ1
M_DQ0
M_CS#_1
-
M_CK
-
-
M_RWDS
M_DQ4
M_DQ5
M_DQ6
M_DQ7
-
-
M_CS#_2
-
-
-
-
-
-
EINT4_0
EINT5_0
EINT6_0
EINT7_0
EINT8_0
ADTRG1_1
EINT10_0
EINT11_0
-
EINT12_0
EINT13_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
EINT11_3
EINT12_3
-
-
-
-
-
-
-
-
-
EINT9_0
-
-
-
PPG4_TOUT0_0
PPG4_TOUT2_0
-
-
EINT2_0
EINT1_3
EINT2_3
EINT3_3
EINT4_3
-
EINT5_3
-
-
EINT6_3
EINT3_0
EINT7_3
EINT8_3
EINT9_3
-
-
EINT10_3
SCS32_0
SCS33_0
-
-
-
-
PPG0_TOUT0_0
PPG0_TOUT2_0
SGA0_0
SGO0_0
SGA1_0
-
SGA2_0
SGO2_0
-
OCU8_OTD0_0
OCU8_OTD1_0
-
-
SIN2_0
SCK2_0
SOT2_0
SCS20_0
SCS21_0
-
SCS22_0
-
-
SCS23_0
SIN3_0
SCK3_0
SOT3_0
SCS30_0
-
-
SCS31_0
-
-
-
-
-
-
OCU0_OTD0_0
OCU0_OTD1_0
PPG1_TOUT0_0
PPG1_TOUT2_0
PPG2_TOUT0_0
SGO1_0
PPG3_TOUT0_0
PPG3_TOUT2_0
-
ICU9_IN0_0
ICU9_IN1_0
-
-
SIN9_2
SOT9_2
SCK9_2
SCS90_2
SCS91_2
-
-
-
-
SIN8_2
SCK8_2
SOT8_2
SCS80_2
-
-
-
-
-
-
-
-
-
-
ICU0_IN0_0
ICU0_IN1_0
ICU1_IN0_0
ICU1_IN1_0
OCU1_OTD0_0
PPG2_TOUT2_0
OCU2_OTD0_0
OCU2_OTD1_0
-
TIN17_0
TOT17_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
AIN8
BIN8
ZIN8
AIN9
ICU2_IN0_0
OCU1_OTD1_0
ICU8_IN0_0
ICU8_IN1_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TIN0_0
TOT0_0
TIN1_0
TOT1_0
BIN9
ICU2_IN1_0
SCK16_0
SOT16_0
-
SCS160_0
SCS161_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
FRT0/1/2/3_TEXT
FRT4/8/9/10_TEXT
RX0_0
TX0_0
TIN16_0
ZIN9
SCL16
SDA16
-
INDICATOR0_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SIN0_0
SCK0_0
SOT0_0
SCS00_0
-
TOT16_0
TRACE_CTL_0
TRACE_CLK_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
SCL0
SDA0
TRACE1_0
TRACE2_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE0_0
-
-
SIN16_0
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
TRACE3_0
-
-
-
-
-
-
TOP VIEW
TEQFP-144
Document Number: 002-10635 Rev. *H Page 28 of 322
S6J3310/20/30/40 Series
4.2 Package Dimensions
4.2.1 TEQFP208
Figure 4-13: TEQFP208
Package Type
Package Code
TEQFP 208 pin
LEW208
D1
D
4
57
E
0.20 C A-B D 0.20 C A-B D
D3
D2
E3 E2
AA1
2
11
DETAIL A
e0.08 C
SEATING
PLANE
A
A'
b
0.08 C A-B D
8
SIDE VIEW
TOP VIEW
BOTTOM VIEW
b
SECTION A-A'
c
10
L1
L
θ
R1
R2
GAUGE
PLANE
DETAIL A
L2
E1
EXPOSED PAD
L11.00 REF
L
c
0.45
0.09
0.60 0.75
0.20
NOM.MIN.
28.00 BSC
D1
R2
E1
E
0°
0.08
4°
28.00 BSC
30.00 BSC
D
A
1A
30.00 BSC
0.05
SYMBOL
MAX.
8°
0.20
1.70
0.15
θ
D2
D3
E2
E3
7.05 REF
6.05 REF
7.05 REF
6.05 REF
b0.17 0.22 0.27
DIMENSION
1
R0.08
e0.50 BSC
L20.25
PACKAGE OUTLINE, 208 LEAD TEQFP
28.0X28.0X1.7 M MLEW208 REV**
002-12477 **
Document Number: 002-10635 Rev. *H Page 29 of 322
S6J3310/20/30/40 Series
4.2.2 TEQFP176
Figure 4-14: TEQFP176
Package Type
Package Code
TEQFP 176 pin
LEV176
L11.00 REF
L
c
0.45
0.09
0.60 0.75
0.20
NOM .M IN.
24.00 BSC
D1
R2
E1
E
0°
0.08
2°
24.00 BSC
26.00 BSC
D
A
1A
26.00 BSC
0.05
SYM BOL
MAX.
8°
0.20
1.70
0.15
θ
D2
D3
E2
E3
6.65 REF
5.45 REF
6.65 REF
5.45 REF
b0.17 0.22 0.27
e0.50 BSC
DIM ENSION
1
R0.08
L20.25
EXPOSED PAD
D1
D
4
57
E1 E
0.20 C A-B D 0.20 C A -B D
D3
D2
E3 E2
A
A1
2
11
DETAIL A
e0.08 C
SEATI N G
PLA N E
A
A'
b0.08 C A-B D
8
SIDE VIEW
TOP VIEW BOTTO M VIEW
b
SECTION A -A'
c
10
L1
L
θ
R1
R2
GA U GE
PLA NE
DETAIL A
L2
24.0X24.0X1.7 M MLEV176 REV**
PACKAGE OUTLINE, 176 LEAD TEQFP
002-13653 **
Document Number: 002-10635 Rev. *H Page 30 of 322
S6J3310/20/30/40 Series
4.2.3 TEQFP144
Figure 4-15: TEQFP144 (0.5 mm Pitch)
Package Type
Package Code
TEQFP 144 pin
LEX144
L11.00 REF
L
c
0.45
0.09
0.60 0.75
0.20
NOM .MIN.
20.00 BSC
D1
R2
E1
E
0.08
20.00 BSC
22.00 BSC
D
A
1A
22.00 BSC
0.05
SYMBOL
M AX.
0.20
1.70
0.15
θ
D2
D3
E2
E3
5.80 REF
4.60 REF
5.80 REF
4.60 REF
b0.17 0.22 0.27
e0.50 BSC
DIM ENSION
1
R0.08
L20.25
D1
D
4
57
E1 E
0.20 C A-B D 0.20 C A-B D
D3
D2
E3 E2
A
A1
2
11
DETAIL A
e0.08 C
SEATIN G
PLANE
A
A'
b0.08 C A-B D
8
SIDE VIEW
TOP VIEW
BOTTOM VIEW
b
SECTION A-A'
c
10
L1
L
θ
R1
R2
GAUGE
PLANE
DETAIL A
L2
EXPOSED PAD
20.0X20.0X1.7 M MLEX144 REV**
PACKAGE OUTLINE, 144 LEAD TEQFP
002-13553 **
Document Number: 002-10635 Rev. *H Page 31 of 322
S6J3310/20/30/40 Series
Figure 4-16: TEQFP144 (0.4 mm Pitch)
Package Type
Package Code
TEQFP 144 pin
LEK144
N O TES :
L1
L
c
NOM.MIN.
D1
R2
E1
E
0°4°
D
A
1A 0.05
SYMBOL MAX.
8°
1.70
0.15
θ
D2
D3
E2
E3
b
e
DIMENSION
1
R
L20.25
18.00 BSC
16.00 BSC
5.80 REF
4.60 REF
18.00 BSC
16.00 BSC
5.80 REF
4.60 REF
0.08
0.08 0.20
0.09 0.20
0.13 0.18 0.23
0.45 0.60 0.75
1.00 REF
0.40 BSC
D1
D
4
57
E1 E
0.20 C A-B D 0.20 C A-B D
D3
D2
E3 E2
A
A1
2
11
DETAIL A
e0.08 C
SEATING
PLANE
A
A'
b
0.08 C A-B D 8
SIDE VIEW
TOP VIEW
BOTTOM VIEW
b
SECTION A-A'
c
10
L1
L
θ
R1
R2
GAUGE
PLANE
DETAIL A
L2
EXPOSED PAD
PACKAGE OUTLINE, 144 LEAD TEQFP
16.0X16.0X1.7 M MLEK144 REV**
002-11502 **
Document Number: 002-10635 Rev. *H Page 32 of 322
S6J3310/20/30/40 Series
5. IO Circuit Type
5.1 I/O Circuit Type
This section explains I/O circuit types.
Type
Circuit
Remarks
A
Analog output (3 V)
Audio DAC output
B
General-purpose I/O port
Output 2 mA, 5 mA, 6 mA or 15 mA selectable
50 kΩ with pull-up resistor control
50 kΩ with pull-down resistor control
CMOS hysteresis input
TTL input
C
General-purpose I/O port
Output 2 mA, 5 mA, 6 mA or 15 mA selectable
50 kΩ with pull-up resistor control
50 kΩ with pull-down resistor control
CMOS hysteresis input
MediaLB level hysteresis input
D
External 1.2 V regulator control
Output 2 mA
E
General-purpose I/O port
Output 1 mA, 2 mA or 5 mA selectable
50 kΩ with pull-up resistor control
50 kΩ with pull-down resistor control
CMOS hysteresis input
Automotive hysteresis input
Analog output
Pull-up control
Digital output
Digital output
Pull-down control
PSS control
TTL input
PSS control
CMOS-hys input
Pull-up control
Digital output
Digital output
Pull-down control
PSS control
MediaLB-hys input
PSS control
CMOS-hys input
Digital output
Digital output
Pull-up control
Digital output
Digital output
Pull-down control
PSS control
Automotive input
PSS control
CMOS-hys input
Document Number: 002-10635 Rev. *H Page 33 of 322
S6J3310/20/30/40 Series
Type
Circuit
Remarks
G
General-purpose I/O port with analog input
Output 1 mA, 2 mA or 5 mA selectable
50 kΩ with pull-up resistor control
50 kΩ with pull-down resistor control
CMOS hysteresis input
Automotive hysteresis input
H
General-purpose I/O port with analog input
Output 1 mA, 2 mA, 3 mA (I2C) or 5 mA
selectable
50 kΩ with pull-up resistor control
50 kΩ with pull-down resistor control
CMOS hysteresis input
Automotive hysteresis input
TTL input
I
50 kΩ with pull-up
CMOS hysteresis input
K
Main oscillation I/O
L
JTAG_NTRST
50 kΩ with pull-down
TTL input
Pull-up control
Digital output
Digital output
Pull-down control
PSS control
Automotive input
PSS control
CMOS-hys input
Analog input
Pull-up control
Digital output
Digital output
Pull-down control
PSS control
Automotive input
PSS control
CMOS-hys input
Analog input
TTL input
PSS control
CMOS-hys input
PSS control
OSC input
X0
X1
TTL input
Document Number: 002-10635 Rev. *H Page 34 of 322
S6J3310/20/30/40 Series
Type
Circuit
Remarks
L2
JTAG_TDI/TMS/TCK
50 kΩ with pull-up
TTL input
M
JTAG_TDO
Output 5 mA
N
RSTX input
50 kΩ with pull-up
CMOS hysteresis input
O
CMOS hysteresis input
P
General-purpose I/O port with analog input
Output 1 mA, 2 mA, 5 mA or 30 mA selectable
50 kΩ with pull-up resistor control
50 kΩ with pull-down resistor control
CMOS hysteresis input
Automotive hysteresis input
Q
General-purpose I/O port
Output 1 mA, 2 mA, 5 mA or 30 mA selectable
50 kΩ with pull-up resistor control
50 kΩ with pull-down resistor control
CMOS hysteresis input
Automotive hysteresis input
TTL input
Digital output
Digital output
Pull-up control
Digital output
Digital output
Pull-down control
PSS control
Automotive input
PSS control
CMOS-hys input
Analog input
Pull-up control
Digital output
Digital output
Pull-down control
PSS control
Automotive input
PSS control
CMOS-hys input
CMOS-hys input
Document Number: 002-10635 Rev. *H Page 35 of 322
S6J3310/20/30/40 Series
Type
Circuit
Remarks
R
Sub oscillation I/O shared General-purpose I/O
port
Output 1 mA, 2 mA or 5 mA selectable
50 kΩ with pull-up resistor control
50 kΩ with pull-down resistor control
CMOS hysteresis input
Automotive hysteresis input
S
General-purpose I/O port with LCDC
COM/SEG output
Output 1 mA, 2 mA or 5 mA selectable
50 kΩ with pull-up resistor control
50 kΩ with pull-down resistor control
CMOS hysteresis input
Automotive hysteresis input
TTL input
PSS/OSC control
OSC input
Pull-up control
Digital output
Digital output
Pull-down control
PSS/OSC control
Automotive input
PSS/OSC control
CMOS-hys input
Pull-up control
Digital output
Digital output
Pull-down control
PSS/OSC control
Automotive input
PSS/OSC control
CMOS-hys input
Pull-up control
Digital output
Digital output
Pull-down control
PSS control
Automotive input
PSS control
CMOS-hys input
LCDC COM/SEG
output
TTL input
PSS control
Document Number: 002-10635 Rev. *H Page 36 of 322
S6J3310/20/30/40 Series
Type
Circuit
Remarks
S2
General-purpose I/O port with LCDC
COM/SEG output
Output 1 mA, 2 mA, 5 mA or 15 mA selectable
50 kΩ with pull-up resistor control
50 kΩ with pull-down resistor control
CMOS hysteresis input
Automotive hysteresis input
TTL input
T
General-purpose I/O port
Output 1 mA, 2 mA or 5 mA selectable
50 kΩ with pull-up resistor control
50 kΩ with pull-down resistor control
CMOS hysteresis input
Automotive hysteresis input
TTL input
U
General-purpose input port with LCDC
reference voltage input
50 kΩ with pull-up resistor control
50 kΩ with pull-down resistor control
CMOS hysteresis input
Automotive hysteresis input
TTL input
Pull-up control
Digital output
Digital output
Pull-down control
PSS control
Automotive input
PSS control
CMOS-hys input
LCDC COM/SEG
output
TTL input
PSS control
Pull-up control
Digital output
Digital output
Pull-down control
PSS control
Automotive input
PSS control
CMOS-hys input
TTL input
PSS control
Pull-up control
Pull-down control
PSS control;
Automotive input
PSS control;
CMOS-hys input
TTL input
PSS control
LCDC reference
voltage input
Document Number: 002-10635 Rev. *H Page 37 of 322
S6J3310/20/30/40 Series
Type
Circuit
Remarks
V
General-purpose I/O port with LCDC reference
voltage input
Output 1 mA, 2 mA or 5 mA selectable
50 kΩ with pull-up resistor control
50 kΩ with pull-down resistor control
CMOS hysteresis input
Automotive hysteresis input
TTL input
5.2 Note
Alphabet which shows I/O circuit type is described with corresponding pin number in pin assignment figure.
Pull-up control
Digital output
Pull-down control
PSS control;
Automotive input
PSS control
CMOS -hys input
TTL input
PSS control
LCDC reference
voltage input
Digital output
Document Number: 002-10635 Rev. *H Page 38 of 322
S6J3310/20/30/40 Series
6. Port Description
6.1 Port Description List
The table shows the port function of description which is supported. The port function which is not described in the table is not
supported for the product.
Table 6-1 S6J3310 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
VCC12
1.2 V external power supply pin
18,
57,
58,
89,
90,
131
18,
65,
66,
113,
114,
159
24,
73,
74,
132,
133,
191
VCC5
5 V external power supply pin
60,
72,
92
68,
88,
116
76,
104,
135,
VCC3
3 V external power supply pin
37,
46,
53
45,
54,
61
53,
62,
69
VCC53
3 V/5 V external power supply pin
1,
16,
26,
133
1,
16,
34,
161
1,
22,
42,
193
VSS
GND
17,
27,
36,
43,
45,
52,
59,
73,
86,
91,
132,
144
17,
35,
44,
51,
53,
60,
67,
89,
104,
115,
160,
176
23,
43,
52,
59,
61,
68,
75,
105,
121,
134,
192,
208
AVCC3_DAC
Audio DAC power supply pin
32
40
48
AVCC5
A/D converter analog power supply pin
94
118
142
AVRH5
A/D converter upper limit reference voltage pin
95
119
143
AVRL5
A/D converter lower limit reference voltage pin
96
120
144
AVSS
A/D converter GND
28,
31,
35,
97
36,
39,
43,
121
44,
47,
51,
145
DVCC
SMC large current port power supply pin
99
109
119
129
123
133
143
153
147
157
170
183
DVSS
SMC large current port GND
98
108
118
128
122
132
142
152
146
156
169
182
X1
Main clock oscillator output pin
74
90
106
X0
Main clock oscillator input pin
75
91
107
X1A
Sub-clock oscillator output
71
87
103
X0A
Sub-clock oscillator input
70
86
102
NMIX
Non-maskable interrupt input pin
69
85
101
Document Number: 002-10635 Rev. *H Page 39 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
RSTX
External reset input pin
82
100
117
PSC_1
External Power Supply Control pin
83
101
118
MODE
Mode Pin
84
102
119
C
External capacity connection output pin
85
103
120
JTAG_NTRST
JTAG test reset input pin
76
92
108
JTAG_TDO
JTAG test data output pin
77
93
109
JTAG_TDI
JTAG test data input pin
78
94
110
JTAG_TCK
JTAG test clock input pin
79
95
111
JTAG_TMS
JTAG test mode state input pin
80
96
112
TRACE0_0
Trace data 0 output pin (0)
63
77
89
TRACE1_0
Trace data 1 output pin (0)
64
78
90
TRACE2_0
Trace data 2 output pin (0)
65
81
93
TRACE3_0
Trace data 3 output pin (0)
66
82
94
TRACE_CLK_0
Trace clock (0)
68
84
98
TRACE_CTL_0
Trace control (0)
67
83
95
TRACE0_1
Trace data 0 output pin (1)
-
71
83
TRACE1_1
Trace data 1 output pin (1)
-
72
84
TRACE2_1
Trace data 2 output pin (1)
-
75
87
TRACE3_1
Trace data 3 output pin (1)
-
76
88
TRACE_CLK_1
Trace clock (1)
-
80
92
TRACE_CTL_1
Trace control (1)
-
79
91
ADTRG0_0
A/D converter external trigger input pin (0)
93
117
139
ADTRG1_0
A/D converter external trigger input pin (0)
-
-
140
ADTRG0_1
A/D converter external trigger input pin (1)
134
166
198
ADTRG1_1
A/D converter external trigger input pin (1)
66
82
94
ADTRG1_2
A/D converter external trigger input pin (2)
135
167
199
AN4
ADC Unit0 ch.4 input pin
-
69
81
AN5
ADC Unit0 ch.5 input pin
-
70
82
AN6
ADC Unit0 ch.6 input pin
-
71
83
AN7
ADC Unit0 ch.7 input pin
-
72
84
AN8
ADC Unit0 ch.8 input pin
61
73
85
AN9
ADC Unit0 ch.9 input pin
62
74
86
AN10
ADC Unit0 ch.10 input pin
-
75
87
AN11
ADC Unit0 ch.11 input pin
-
76
88
AN12
ADC Unit0 ch.12 input pin
63
77
89
AN13
ADC Unit0 ch.13 input pin
64
78
90
AN14
ADC Unit0 ch.14 input pin
-
79
91
AN15
ADC Unit0 ch.15 input pin
-
80
92
AN16
ADC Unit0 ch.16 input pin
65
81
93
AN17
ADC Unit0 ch.17 input pin
66
82
94
AN18
ADC Unit0 ch.18 input pin
67
83
95
AN21
ADC Unit0 ch.21 input pin
68
84
98
AN24
ADC Unit0 ch.24 input pin
81
97
113
AN25
ADC Unit0 ch.25 input pin
-
98
114
AN26
ADC Unit0 ch.26 input pin
-
99
115
AN28
ADC Unit0 ch.28 input pin
-
108
125
AN29
ADC Unit0 ch.29 input pin
-
109
126
AN30
ADC Unit0 ch.30 input pin
-
110
127
AN31
ADC Unit0 ch.31 input pin
87
111
128
Document Number: 002-10635 Rev. *H Page 40 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
AN32
ADC Unit1 ch.32 input pin
88
112
129
AN39
ADC Unit1 ch.39 input pin
100
124
148
AN40
ADC Unit1 ch.40 input pin
101
125
149
AN41
ADC Unit1 ch.41 input pin
102
126
150
AN42
ADC Unit1 ch.42 input pin
103
127
151
AN43
ADC Unit1 ch.43 input pin
104
128
152
AN44
ADC Unit1 ch.44 input pin
105
129
153
AN45
ADC Unit1 ch.45 input pin
106
130
154
AN46
ADC Unit1 ch.46 input pin
107
131
155
AN47
ADC Unit1 ch.47 input pin
110
134
158
AN49
ADC Unit1 ch.49 input pin
111
135
160
AN50
ADC Unit1 ch.50 input pin
112
136
161
AN51
ADC Unit1 ch.51 input pin
113
137
162
AN52
ADC Unit1 ch.52 input pin
114
138
164
AN53
ADC Unit1 ch.53 input pin
115
139
165
AN54
ADC Unit1 ch.54 input pin
116
140
166
AN55
ADC Unit1 ch.55 input pin
117
141
168
AN56
ADC Unit1 ch.56 input pin
120
144
171
AN57
ADC Unit1 ch.57 input pin
121
145
173
AN58
ADC Unit1 ch.58 input pin
122
146
174
AN59
ADC Unit1 ch.59 input pin
123
147
175
AN60
ADC Unit1 ch.60 input pin
124
148
177
AN61
ADC Unit1 ch.61 input pin
125
149
178
AN62
ADC Unit1 ch.62 input pin
126
150
179
AN63
ADC Unit1 ch.63 input pin
127
151
181
TX0_0
CAN transmission data 0 output pin (0)
64
78
90
TX1_0
CAN transmission data 1 output pin (0)
-
-
94
TX2_0
CAN transmission data 2 output pin (0)
-
-
103
TX3_0
CAN transmission data 3 output pin (0)
87
111
128
TX5_0
CAN transmission data 5 output pin (0)
101
125
149
TX6_0
CAN transmission data 6 output pin (0)
105
129
153
TX0_1
CAN transmission data 0 output pin (1)
-
71
83
TX1_1
CAN transmission data 1 output pin (1)
-
-
87
TX2_1
CAN transmission data 2 output pin (1)
-
-
92
TX3_1
CAN transmission data 3 output pin (1)
-
99
115
TX5_1
CAN transmission data 5 output pin (1)
-
107
124
TX6_1
CAN transmission data 6 output pin (1)
-
110
127
TX0_2
CAN transmission data 0 output pin (2)
-
-
7
TX3_2
CAN transmission data 3 output pin (2)
-
-
16
RX0_0
CAN reception data 0 input pin (0)
63
77
89
RX1_0
CAN reception data 1 input pin (0)
-
-
93
RX2_0
CAN reception data 2 input pin (0)
-
-
102
RX3_0
CAN reception data 3 input pin (0)
81
97
113
RX5_0
CAN reception data 5 input pin (0)
100
124
148
RX6_0
CAN reception data 6 input pin (0)
104
128
152
RX0_1
CAN reception data 0 input pin (1)
-
70
82
RX1_1
CAN reception data 1 input pin (1)
-
-
84
RX2_1
CAN reception data 2 input pin (1)
-
-
91
RX3_1
CAN reception data 3 input pin (1)
-
98
114
Document Number: 002-10635 Rev. *H Page 41 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
RX5_1
CAN reception data 5 input pin (1)
-
106
123
RX6_1
CAN reception data 6 input pin (1)
-
109
126
RX0_2
CAN reception data 0 input pin (2)
-
-
6
RX3_2
CAN reception data 3 input pin (2)
-
-
15
EINT0_0
External interrupt input pin (0)
137
169
201
EINT1_0
External interrupt input pin (0)
3
3
3
EINT2_0
External interrupt input pin (0)
38
46
54
EINT3_0
External interrupt input pin (0)
48
56
64
EINT4_0
External interrupt input pin (0)
61
73
85
EINT5_0
External interrupt input pin (0)
62
74
86
EINT6_0
External interrupt input pin (0)
63
77
89
EINT7_0
External interrupt input pin (0)
64
78
90
EINT8_0
External interrupt input pin (0)
65
81
93
EINT9_0
External interrupt input pin (0)
66
82
94
EINT10_0
External interrupt input pin (0)
67
83
95
EINT11_0
External interrupt input pin (0)
68
84
98
EINT12_0
External interrupt input pin (0)
70
86
102
EINT13_0
External interrupt input pin (0)
71
87
103
EINT14_0
External interrupt input pin (0)
81
97
113
EINT15_0
External interrupt input pin (0)
87
111
128
EINT16_0
External interrupt input pin (0)
88
112
129
EINT17_0
External interrupt input pin (0)
100
124
148
EINT18_0
External interrupt input pin (0)
102
126
150
EINT19_0
External interrupt input pin (0)
104
128
152
EINT20_0
External interrupt input pin (0)
106
130
154
EINT21_0
External interrupt input pin (0)
113
137
162
EINT22_0
External interrupt input pin (0)
117
141
168
EINT23_0
External interrupt input pin (0)
124
148
177
EINT0_1
External interrupt input pin (1)
2
2
2
EINT1_1
External interrupt input pin (1)
-
19
25
EINT2_1
External interrupt input pin (1)
-
-
184
EINT3_1
External interrupt input pin (1)
-
162
194
EINT4_1
External interrupt input pin (1)
4
4
4
EINT5_1
External interrupt input pin (1)
5
5
5
EINT6_1
External interrupt input pin (1)
-
70
82
EINT7_1
External interrupt input pin (1)
-
-
6
EINT8_1
External interrupt input pin (1)
-
72
84
EINT9_1
External interrupt input pin (1)
-
-
7
EINT10_1
External interrupt input pin (1)
-
-
8
EINT11_1
External interrupt input pin (1)
6
6
9
EINT12_1
External interrupt input pin (1)
-
79
91
EINT13_1
External interrupt input pin (1)
7
7
10
EINT14_1
External interrupt input pin (1)
-
98
114
EINT15_1
External interrupt input pin (1)
8
8
11
EINT16_1
External interrupt input pin (1)
-
-
136
EINT17_1
External interrupt input pin (1)
-
106
123
EINT18_1
External interrupt input pin (1)
-
69
81
EINT19_1
External interrupt input pin (1)
-
109
126
EINT20_1
External interrupt input pin (1)
-
105
122
Document Number: 002-10635 Rev. *H Page 42 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
EINT21_1
External interrupt input pin (1)
-
75
87
EINT22_1
External interrupt input pin (1)
-
-
140
EINT23_1
External interrupt input pin (1)
9
9
12
EINT0_2
External interrupt input pin (2)
10
10
13
EINT1_2
External interrupt input pin (2)
11
11
14
EINT2_2
External interrupt input pin (2)
-
-
15
EINT3_2
External interrupt input pin (2)
-
-
16
EINT4_2
External interrupt input pin (2)
-
-
17
EINT5_2
External interrupt input pin (2)
12
12
18
EINT6_2
External interrupt input pin (2)
13
13
19
EINT7_2
External interrupt input pin (2)
14
14
20
EINT8_2
External interrupt input pin (2)
15
15
21
EINT9_2
External interrupt input pin (2)
-
20
26
EINT10_2
External interrupt input pin (2)
-
21
27
EINT11_2
External interrupt input pin (2)
-
22
28
EINT12_2
External interrupt input pin (2)
-
23
29
EINT13_2
External interrupt input pin (2)
-
-
30
EINT14_2
External interrupt input pin (2)
-
-
31
EINT15_2
External interrupt input pin (2)
-
24
32
EINT16_2
External interrupt input pin (2)
-
25
33
EINT17_2
External interrupt input pin (2)
19
26
34
EINT18_2
External interrupt input pin (2)
20
27
35
EINT19_2
External interrupt input pin (2)
21
28
36
EINT20_2
External interrupt input pin (2)
-
29
37
EINT21_2
External interrupt input pin (2)
22
30
38
EINT22_2
External interrupt input pin (2)
23
31
39
EINT23_2
External interrupt input pin (2)
24
32
40
EINT0_3
External interrupt input pin (3)
25
33
41
EINT1_3
External interrupt input pin (3)
39
47
55
EINT2_3
External interrupt input pin (3)
40
48
56
EINT3_3
External interrupt input pin (3)
41
49
57
EINT4_3
External interrupt input pin (3)
42
50
58
EINT5_3
External interrupt input pin (3)
44
52
60
EINT6_3
External interrupt input pin (3)
47
55
63
EINT7_3
External interrupt input pin (3)
49
57
65
EINT8_3
External interrupt input pin (3)
50
58
66
EINT9_3
External interrupt input pin (3)
51
59
67
EINT10_3
External interrupt input pin (3)
54
62
70
EINT11_3
External interrupt input pin (3)
55
63
71
EINT12_3
External interrupt input pin (3)
56
64
72
EINT13_3
External interrupt input pin (3)
-
-
77
EINT14_3
External interrupt input pin (3)
-
-
78
EINT15_3
External interrupt input pin (3)
-
-
79
EINT16_3
External interrupt input pin (3)
-
-
80
EINT17_3
External interrupt input pin (3)
-
71
83
EINT18_3
External interrupt input pin (3)
-
76
88
EINT19_3
External interrupt input pin (3)
-
80
92
EINT20_3
External interrupt input pin (3)
-
-
96
EINT21_3
External interrupt input pin (3)
-
-
97
Document Number: 002-10635 Rev. *H Page 43 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
EINT22_3
External interrupt input pin (3)
-
-
99
EINT23_3
External interrupt input pin (3)
-
-
100
EINT0_4
External interrupt input pin (4)
-
99
115
EINT1_4
External interrupt input pin (4)
-
-
116
EINT2_4
External interrupt input pin (4)
-
107
124
EINT3_4
External interrupt input pin (4)
-
108
125
EINT4_4
External interrupt input pin (4)
-
110
127
EINT5_4
External interrupt input pin (4)
-
-
130
EINT6_4
External interrupt input pin (4)
-
-
131
EINT7_4
External interrupt input pin (4)
-
-
137
EINT8_4
External interrupt input pin (4)
-
-
138
EINT9_4
External interrupt input pin (4)
93
117
139
EINT10_4
External interrupt input pin (4)
-
-
141
EINT11_4
External interrupt input pin (4)
101
125
149
EINT12_4
External interrupt input pin (4)
103
127
151
EINT13_4
External interrupt input pin (4)
105
129
153
EINT14_4
External interrupt input pin (4)
107
131
155
EINT15_4
External interrupt input pin (4)
110
134
158
EINT16_4
External interrupt input pin (4)
-
-
159
EINT17_4
External interrupt input pin (4)
111
135
160
EINT18_4
External interrupt input pin (4)
112
136
161
EINT19_4
External interrupt input pin (4)
-
-
163
EINT20_4
External interrupt input pin (4)
114
138
164
EINT21_4
External interrupt input pin (4)
115
139
165
EINT22_4
External interrupt input pin (4)
116
140
166
EINT23_4
External interrupt input pin (4)
-
-
167
EINT0_5
External interrupt input pin (5)
120
144
171
EINT1_5
External interrupt input pin (5)
-
-
172
EINT2_5
External interrupt input pin (5)
121
145
173
EINT3_5
External interrupt input pin (5)
122
146
174
EINT4_5
External interrupt input pin (5)
123
147
175
EINT5_5
External interrupt input pin (5)
-
-
176
EINT6_5
External interrupt input pin (5)
125
149
178
EINT7_5
External interrupt input pin (5)
126
150
179
EINT8_5
External interrupt input pin (5)
-
-
180
EINT9_5
External interrupt input pin (5)
127
151
181
EINT10_5
External interrupt input pin (5)
-
-
185
EINT11_5
External interrupt input pin (5)
-
154
186
EINT12_5
External interrupt input pin (5)
-
155
187
EINT13_5
External interrupt input pin (5)
-
156
188
EINT14_5
External interrupt input pin (5)
-
157
189
EINT15_5
External interrupt input pin (5)
130
158
190
EINT16_5
External interrupt input pin (5)
-
163
195
EINT17_5
External interrupt input pin (5)
-
164
196
EINT18_5
External interrupt input pin (5)
-
165
197
EINT19_5
External interrupt input pin (5)
134
166
198
EINT20_5
External interrupt input pin (5)
135
167
199
EINT21_5
External interrupt input pin (5)
136
168
200
EINT22_5
External interrupt input pin (5)
138
170
202
Document Number: 002-10635 Rev. *H Page 44 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
EINT23_5
External interrupt input pin (5)
139
171
203
EINT0_6
External interrupt input pin (6)
140
172
204
EINT1_6
External interrupt input pin (6)
141
173
205
EINT2_6
External interrupt input pin (6)
142
174
206
EINT3_6
External interrupt input pin (6)
143
175
207
SCS00_0
Multi-function serial ch.0 chip select 0 I/O pin (0)
64
78
90
SCS10_0
Multi-function serial ch.1 chip select 0 I/O pin (0)
6
6
9
SCS11_0
Multi-function serial ch.1 chip select 1 output pin (0)
7
7
10
SCS12_0
Multi-function serial ch.1 chip select 2 output pin (0)
8
8
11
SCS13_0
Multi-function serial ch.1 chip select 3 output pin (0)
9
9
12
SCS20_0
Multi-function serial ch.2 chip select 0 I/O pin (0)
41
49
57
SCS21_0
Multi-function serial ch.2 chip select 1 output pin (0)
42
50
58
SCS22_0
Multi-function serial ch.2 chip select 2 output pin (0)
44
52
60
SCS23_0
Multi-function serial ch.2 chip select 3 output pin (0)
47
55
63
SCS30_0
Multi-function serial ch.3 chip select 0 I/O pin (0)
51
59
67
SCS31_0
Multi-function serial ch.3 chip select 1 output pin (0)
54
62
70
SCS32_0
Multi-function serial ch.3 chip select 2 output pin (0)
55
63
71
SCS33_0
Multi-function serial ch.3 chip select 3 output pin (0)
56
64
72
SCS40_0
Multi-function serial ch.4 chip select 0 I/O pin (0)
140
172
204
SCS41_0
Multi-function serial ch.4 chip select 1 output pin (0)
141
173
205
SCS42_0
Multi-function serial ch.4 chip select 2 output pin (0)
142
174
206
SCS43_0
Multi-function serial ch.4 chip select 3 output pin (0)
143
175
207
SCS80_0
Multi-function serial ch.8 chip select 0 I/O pin (0)
105
129
153
SCS90_0
Multi-function serial ch.9 chip select 0 I/O pin (0)
111
135
160
SCS91_0
Multi-function serial ch.9 chip select 1 output pin (0)
112
136
161
SCS100_0
Multi-function serial ch.10 chip select 0 I/O pin (0)
116
140
166
SCS110_0
Multi-function serial ch.11 chip select 0 I/O pin (0)
122
146
174
SCS111_0
Multi-function serial ch.11 chip select 1 output pin (0)
123
147
175
SCS120_0
Multi-function serial ch.12 chip select 0 I/O pin (0)
127
151
181
SCS160_0
Multi-function serial ch.16 chip select 0 I/O pin (0)
70
86
102
SCS161_0
Multi-function serial ch.16 chip select 1 output pin (0)
71
87
103
SCS170_0
Multi-function serial ch.17 chip select 0 I/O pin (0)
100
124
148
SCS171_0
Multi-function serial ch.17 chip select 1 output pin (0)
101
125
149
SCS00_1
Multi-function serial ch.0 chip select 0 I/O pin (1)
9
9
12
SCS10_1
Multi-function serial ch.1 chip select 0 I/O pin (1)
-
22
28
SCS11_1
Multi-function serial ch.1 chip select 1 output pin (1)
-
23
29
SCS12_1
Multi-function serial ch.1 chip select 2 output pin (1)
-
24
32
SCS13_1
Multi-function serial ch.1 chip select 3 output pin (1)
-
25
33
SCS20_1
Multi-function serial ch.2 chip select 0 I/O pin (1)
-
155
187
SCS21_1
Multi-function serial ch.2 chip select 1 output pin (1)
-
156
188
SCS22_1
Multi-function serial ch.2 chip select 2 output pin (1)
-
157
189
SCS23_1
Multi-function serial ch.2 chip select 3 output pin (1)
130
158
190
SCS30_1
Multi-function serial ch.3 chip select 0 I/O pin (1)
-
165
197
SCS31_1
Multi-function serial ch.3 chip select 1 output pin (1)
134
166
198
SCS32_1
Multi-function serial ch.3 chip select 2 output pin (1)
135
167
199
SCS33_1
Multi-function serial ch.3 chip select 3 output pin (1)
136
168
200
SCS40_1
Multi-function serial ch.4 chip select 0 I/O pin (1)
20
27
35
SCS41_1
Multi-function serial ch.4 chip select 1 output pin (1)
21
28
36
SCS42_1
Multi-function serial ch.4 chip select 2 output pin (1)
-
29
37
Document Number: 002-10635 Rev. *H Page 45 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
SCS43_1
Multi-function serial ch.4 chip select 3 output pin (1)
22
30
38
SCS80_1
Multi-function serial ch.8 chip select 0 I/O pin (1)
-
72
84
SCS90_1
Multi-function serial ch.9 chip select 0 I/O pin (1)
-
108
125
SCS91_1
Multi-function serial ch.9 chip select 1 output pin (1)
-
109
126
SCS100_1
Multi-function serial ch.10 chip select 0 I/O pin (1)
-
80
92
SCS120_1
Multi-function serial ch.12 chip select 0 I/O pin (1)
-
110
127
SCS160_1
Multi-function serial ch.16 chip select 0 I/O pin (1)
-
-
141
SCS161_1
Multi-function serial ch.16 chip select 1 output pin (1)
-
-
140
SCS170_1
Multi-function serial ch.17 chip select 0 I/O pin (1)
-
-
15
SCS171_1
Multi-function serial ch.17 chip select 1 output pin (1)
12
12
18
SCS80_2
Multi-function serial ch.8 chip select 0 I/O pin (2)
50
58
66
SCS90_2
Multi-function serial ch.9 chip select 0 I/O pin (2)
41
49
57
SCS91_2
Multi-function serial ch.9 chip select 1 output pin (2)
42
50
58
SCK0_0
Multi-function serial ch.0 clock I/O pin (0)
62
74
86
SCK1_0
Multi-function serial ch.1 clock I/O pin (0)
4
4
4
SCK2_0
Multi-function serial ch.2 clock I/O pin (0)
39
47
55
SCK3_0
Multi-function serial ch.3 clock I/O pin (0)
49
57
65
SCK4_0
Multi-function serial ch.4 clock I/O pin (0)
138
170
202
SCK8_0
Multi-function serial ch.8 clock I/O pin (0)
103
127
151
SCK9_0
Multi-function serial ch.9 clock I/O pin (0)
107
131
155
SCK10_0
Multi-function serial ch.10 clock I/O pin (0)
114
138
164
SCK11_0
Multi-function serial ch.11 clock I/O pin (0)
120
144
171
SCK12_0
Multi-function serial ch.12 clock I/O pin (0)
125
149
178
SCK16_0
Multi-function serial ch.16 clock I/O pin (0)
67
83
95
SCK17_0
Multi-function serial ch.17 clock I/O pin (0)
88
112
129
SCK0_1
Multi-function serial ch.0 clock I/O pin (1)
8
8
11
SCK1_1
Multi-function serial ch.1 clock I/O pin (1)
-
20
26
SCK2_1
Multi-function serial ch.2 clock I/O pin (1)
-
-
185
SCK3_1
Multi-function serial ch.3 clock I/O pin (1)
-
163
195
SCK4_1
Multi-function serial ch.4 clock I/O pin (1)
19
26
34
SCK8_1
Multi-function serial ch.8 clock I/O pin (1)
-
70
82
SCK9_1
Multi-function serial ch.9 clock I/O pin (1)
-
106
123
SCK10_1
Multi-function serial ch.10 clock I/O pin (1)
-
76
88
SCK12_1
Multi-function serial ch.12 clock I/O pin (1)
88
112
129
SCK16_1
Multi-function serial ch.16 clock I/O pin (1)
-
-
138
SCK17_1
Multi-function serial ch.17 clock I/O pin (1)
-
-
16
SCK8_2
Multi-function serial ch.8 clock I/O pin (2)
48
56
64
SCK9_2
Multi-function serial ch.9 clock I/O pin (2)
40
48
56
SIN0_0
Multi-function serial ch.0 serial data input pin (0)
61
73
85
SIN1_0
Multi-function serial ch.1 serial data input pin (0)
3
3
3
SIN2_0
Multi-function serial ch.2 serial data input pin (0)
38
46
54
SIN3_0
Multi-function serial ch.3 serial data input pin (0)
48
56
64
SIN4_0
Multi-function serial ch.4 serial data input pin (0)
137
169
201
SIN8_0
Multi-function serial ch.8 serial data input pin (0)
102
126
150
SIN9_0
Multi-function serial ch.9 serial data input pin (0)
106
130
154
SIN10_0
Multi-function serial ch.10 serial data input pin (0)
113
137
162
SIN11_0
Multi-function serial ch.11 serial data input pin (0)
117
141
168
SIN12_0
Multi-function serial ch.12 serial data input pin (0)
124
148
177
SIN16_0
Multi-function serial ch.16 serial data input pin (0)
66
82
94
Document Number: 002-10635 Rev. *H Page 46 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
SIN17_0
Multi-function serial ch.17 serial data input pin (0)
87
111
128
SIN0_1
Multi-function serial ch.0 serial data input pin (1)
6
6
9
SIN1_1
Multi-function serial ch.1 serial data input pin (1)
-
19
25
SIN2_1
Multi-function serial ch.2 serial data input pin (1)
-
-
184
SIN3_1
Multi-function serial ch.3 serial data input pin (1)
-
162
194
SIN4_1
Multi-function serial ch.4 serial data input pin (1)
-
24
32
SIN8_1
Multi-function serial ch.8 serial data input pin (1)
-
69
81
SIN9_1
Multi-function serial ch.9 serial data input pin (1)
-
105
122
SIN10_1
Multi-function serial ch.10 serial data input pin (1)
-
75
87
SIN12_1
Multi-function serial ch.12 serial data input pin (1)
-
-
131
SIN16_1
Multi-function serial ch.16 serial data input pin (1)
-
-
136
SIN17_1
Multi-function serial ch.17 serial data input pin (1)
11
11
14
SIN8_2
Multi-function serial ch.8 serial data input pin (2)
47
55
63
SIN9_2
Multi-function serial ch.9 serial data input pin (2)
38
46
54
SOT0_0
Multi-function serial ch.0 serial data output pin (0)
63
77
89
SOT1_0
Multi-function serial ch.1 serial data output pin (0)
5
5
5
SOT2_0
Multi-function serial ch.2 serial data output pin (0)
40
48
56
SOT3_0
Multi-function serial ch.3 serial data output pin (0)
50
58
66
SOT4_0
Multi-function serial ch.4 serial data output pin (0)
139
171
203
SOT8_0
Multi-function serial ch.8 serial data output pin (0)
104
128
152
SOT9_0
Multi-function serial ch.9 serial data output pin (0)
110
134
158
SOT10_0
Multi-function serial ch.10 serial data output pin (0)
115
139
165
SOT11_0
Multi-function serial ch.11 serial data output pin (0)
121
145
173
SOT12_0
Multi-function serial ch.12 serial data output pin (0)
126
150
179
SOT16_0
Multi-function serial ch.16 serial data output pin (0)
68
84
98
SOT17_0
Multi-function serial ch.17 serial data output pin (0)
93
117
139
SOT0_1
Multi-function serial ch.0 serial data output pin (1)
7
7
10
SOT1_1
Multi-function serial ch.1 serial data output pin (1)
-
21
27
SOT2_1
Multi-function serial ch.2 serial data output pin (1)
-
154
186
SOT3_1
Multi-function serial ch.3 serial data output pin (1)
-
164
196
SOT4_1
Multi-function serial ch.4 serial data output pin (1)
-
25
33
SOT8_1
Multi-function serial ch.8 serial data output pin (1)
-
71
83
SOT9_1
Multi-function serial ch.9 serial data output pin (1)
-
107
124
SOT10_1
Multi-function serial ch.10 serial data output pin (1)
-
79
91
SOT12_1
Multi-function serial ch.12 serial data output pin (1)
-
-
130
SOT16_1
Multi-function serial ch.16 serial data output pin (1)
-
-
137
SOT17_1
Multi-function serial ch.17 serial data output pin (1)
-
-
17
SOT8_2
Multi-function serial ch.8 serial data output pin (2)
49
57
65
SOT9_2
Multi-function serial ch.9 serial data output pin (2)
39
47
55
SCL0
I2C ch.0 clock I/O pin
62
74
86
SCL1
I2C ch.1 clock I/O pin
4
4
4
SCL4
I2C ch.4 clock I/O pin
138
170
202
SCL8
I2C ch.8 clock I/O pin
103
127
151
SCL9
I2C ch.9 clock I/O pin
107
131
155
SCL10
I2C ch.10 clock I/O pin
114
138
164
SCL11
I2C ch.11 clock I/O pin
120
144
171
SCL12
I2C ch.12 clock I/O pin
125
149
178
SCL16
I2C ch.16 clock I/O pin
67
83
95
SCL17
I2C ch.17 clock I/O pin
88
112
129
Document Number: 002-10635 Rev. *H Page 47 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
SDA0
I2C ch.0 serial data I/O pin
63
77
89
SDA1
I2C ch.1 serial data I/O pin
5
5
5
SDA4
I2C ch.4 serial data I/O pin
139
171
203
SDA8
I2C ch.8 serial data I/O pin
104
128
152
SDA9
I2C ch.9 serial data I/O pin
110
134
158
SDA10
I2C ch.10 serial data I/O pin
115
139
165
SDA11
I2C ch.11 serial data I/O pin
121
145
173
SDA12
I2C ch.12 serial data I/O pin
126
150
179
SDA16
I2C ch.16 serial data I/O pin
68
84
98
SDA17
I2C ch.17 serial data I/O pin
93
117
139
PPG0_TOUT0_0
Base timer 0 output pin (0)
61
73
85
PPG0_TOUT2_0
Base timer 1 output pin (0)
62
74
86
PPG1_TOUT0_0
Base timer 2 output pin (0)
63
77
89
PPG1_TOUT2_0
Base timer 3 output pin (0)
64
78
90
PPG2_TOUT0_0
Base timer 4 output pin (0)
65
81
93
PPG2_TOUT2_0
Base timer 5 output pin (0)
66
82
94
PPG3_TOUT0_0
Base timer 6 output pin (0)
67
83
95
PPG3_TOUT2_0
Base timer 7 output pin (0)
68
84
98
PPG4_TOUT0_0
Base timer 8 output pin (0)
70
86
102
PPG4_TOUT2_0
Base timer 9 output pin (0)
71
87
103
PPG5_TOUT0_0
Base timer 10 output pin (0)
87
111
128
PPG5_TOUT2_0
Base timer 11 output pin (0)
88
112
129
PPG6_TOUT0_0
Base timer 12 output pin (0)
100
124
148
PPG6_TOUT2_0
Base timer 13 output pin (0)
101
125
149
PPG7_TOUT0_0
Base timer 14 output pin (0)
102
126
150
PPG7_TOUT2_0
Base timer 15 output pin (0)
103
127
151
PPG8_TOUT0_0
Base timer 16 output pin (0)
104
128
152
PPG8_TOUT2_0
Base timer 17 output pin (0)
105
129
153
PPG9_TOUT0_0
Base timer 18 output pin (0)
106
130
154
PPG9_TOUT2_0
Base timer 19 output pin (0)
107
131
155
PPG10_TOUT0_0
Base timer 20 output pin (0)
110
134
158
PPG10_TOUT2_0
Base timer 21 output pin (0)
111
135
160
PPG11_TOUT0_0
Base timer 22 output pin (0)
112
136
161
PPG11_TOUT2_0
Base timer 23 output pin (0)
113
137
162
PPG12_TOUT0_0
Base timer 24 output pin (0)
115
139
165
PPG12_TOUT2_0
Base timer 25 output pin (0)
116
140
166
PPG13_TOUT0_0
Base timer 26 output pin (0)
117
141
168
PPG13_TOUT2_0
Base timer 27 output pin (0)
120
144
171
PPG14_TOUT0_0
Base timer 28 output pin (0)
121
145
173
PPG14_TOUT2_0
Base timer 29 output pin (0)
122
146
174
PPG15_TOUT0_0
Base timer 30 output pin (0)
123
147
175
PPG15_TOUT2_0
Base timer 31 output pin (0)
124
148
177
PPG0_TOUT0_1
Base timer 1 output pin (1)
8
8
11
PPG0_TOUT2_1
Base timer 1 output pin (1)
9
9
12
PPG1_TOUT0_1
Base timer 2 output pin (1)
10
10
13
PPG1_TOUT2_1
Base timer 3 output pin (1)
11
11
14
PPG2_TOUT0_1
Base timer 4 output pin (1)
12
12
18
PPG2_TOUT2_1
Base timer 5 output pin (1)
13
13
19
PPG3_TOUT0_1
Base timer 6 output pin (1)
14
14
20
Document Number: 002-10635 Rev. *H Page 48 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
PPG3_TOUT2_1
Base timer 7 output pin (1)
15
15
21
PPG4_TOUT0_1
Base timer 8 output pin (1)
-
19
25
PPG4_TOUT2_1
Base timer 9 output pin (1)
-
20
26
PPG5_TOUT0_1
Base timer 11 output pin (1)
-
21
27
PPG5_TOUT2_1
Base timer 11 output pin (1)
-
22
28
PPG6_TOUT0_1
Base timer 12 output pin (1)
-
69
81
PPG6_TOUT2_1
Base timer 13 output pin (1)
-
70
82
PPG7_TOUT0_1
Base timer 14 output pin (1)
-
71
83
PPG7_TOUT2_1
Base timer 15 output pin (1)
-
72
84
PPG8_TOUT0_1
Base timer 16 output pin (1)
-
75
87
PPG8_TOUT2_1
Base timer 17 output pin (1)
-
76
88
PPG9_TOUT0_1
Base timer 18 output pin (1)
-
79
91
PPG9_TOUT2_1
Base timer 19 output pin (1)
-
80
92
PPG10_TOUT0_1
Base timer 21 output pin (1)
-
98
114
PPG10_TOUT2_1
Base timer 21 output pin (1)
-
99
115
PPG11_TOUT0_1
Base timer 22 output pin (1)
-
105
122
PPG11_TOUT2_1
Base timer 23 output pin (1)
-
106
123
PPG12_TOUT0_1
Base timer 24 output pin (1)
-
154
186
PPG12_TOUT2_1
Base timer 25 output pin (1)
-
155
187
PPG13_TOUT0_1
Base timer 26 output pin (1)
-
156
188
PPG13_TOUT2_1
Base timer 27 output pin (1)
-
157
189
PPG14_TOUT0_1
Base timer 28 output pin (1)
130
158
190
PPG14_TOUT2_1
Base timer 29 output pin (1)
-
162
194
PPG15_TOUT0_1
Base timer 31 output pin (1)
-
163
195
PPG15_TOUT2_1
Base timer 31 output pin (1)
-
164
196
PPG0/1/2/3/4/5_TIN1_0
Base timer 0/2/4/6/8/10 input pin (0)
93
117
139
PPG6/7/8/9/10/11_TIN1_0
Base timer 12/14/16/18/20/22 input pin (0)
114
138
164
PPG12/13/14/15_TIN1_0
Base timer 24/26/28/30 input pin (0)
125
149
178
PPG0/1/2/3/4/5_TIN1_1
Base timer 0/2/4/6/8/10 input pin (1)
-
23
29
PPG6/7/8/9/10/11_TIN1_1
Base timer 12/14/16/18/20/22 input pin (1)
-
107
124
PPG12/13/14/15_TIN1_1
Base timer 24/26/28/30 input pin (1)
-
165
197
WOT
RTC overflow output pin
93
117
139
PWM1M0
SMC ch.0 output pin
101
125
149
PWM1M1
SMC ch.1 output pin
105
129
153
PWM1M2
SMC ch.2 output pin
111
135
160
PWM1M3
SMC ch.3 output pin
115
139
165
PWM1M4
SMC ch.4 output pin
121
145
173
PWM1M5
SMC ch.5 output pin
125
149
178
PWM1P0
SMC ch.0 output pin
100
124
148
PWM1P1
SMC ch.1 output pin
104
128
152
PWM1P2
SMC ch.2 output pin
110
134
158
PWM1P3
SMC ch.3 output pin
114
138
164
PWM1P4
SMC ch.4 output pin
120
144
171
PWM1P5
SMC ch.5 output pin
124
148
177
PWM2M0
SMC ch.0 output pin
103
127
151
PWM2M1
SMC ch.1 output pin
107
131
155
PWM2M2
SMC ch.2 output pin
113
137
162
PWM2M3
SMC ch.3 output pin
117
141
168
PWM2M4
SMC ch.4 output pin
123
147
175
Document Number: 002-10635 Rev. *H Page 49 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
PWM2M5
SMC ch.5 output pin
127
151
181
PWM2P0
SMC ch.0 output pin
102
126
150
PWM2P1
SMC ch.1 output pin
106
130
154
PWM2P2
SMC ch.2 output pin
112
136
161
PWM2P3
SMC ch.3 output pin
116
140
166
PWM2P4
SMC ch.4 output pin
122
146
174
PWM2P5
SMC ch.5 output pin
126
150
179
OCU0_OTD0_0
Output compare 0 ch.0 output pin (0)
61
73
85
OCU0_OTD1_0
Output compare 0 ch.1 output pin (0)
62
74
86
OCU1_OTD0_0
Output compare 1 ch.0 output pin (0)
65
81
93
OCU1_OTD1_0
Output compare 1 ch.1 output pin (0)
66
82
94
OCU2_OTD0_0
Output compare 2 ch.0 output pin (0)
67
83
95
OCU2_OTD1_0
Output compare 2 ch.1 output pin (0)
68
84
98
OCU8_OTD0_0
Output compare 8 ch.0 output pin (0)
70
86
102
OCU8_OTD1_0
Output compare 8 ch.1 output pin (0)
71
87
103
OCU9_OTD0_0
Output compare 9 ch.0 output pin (0)
81
97
113
OCU9_OTD1_0
Output compare 9 ch.1 output pin (0)
87
111
128
OCU10_OTD0_0
Output compare 10 ch.0 output pin (0)
88
112
129
OCU10_OTD1_0
Output compare 10 ch.1 output pin (0)
93
117
139
OCU0_OTD0_1
Output compare 0 ch.0 output pin (1)
-
69
81
OCU0_OTD1_1
Output compare 0 ch.1 output pin (1)
-
70
82
OCU1_OTD0_1
Output compare 1 ch.0 output pin (1)
-
71
83
OCU1_OTD1_1
Output compare 1 ch.1 output pin (1)
-
72
84
OCU2_OTD0_1
Output compare 2 ch.0 output pin (1)
-
75
87
OCU2_OTD1_1
Output compare 2 ch.1 output pin (1)
-
76
88
OCU8_OTD0_1
Output compare 8 ch.0 output pin (1)
-
79
91
OCU8_OTD1_1
Output compare 8 ch.1 output pin (1)
-
80
92
OCU9_OTD0_1
Output compare 9 ch.0 output pin (1)
-
98
114
OCU9_OTD1_1
Output compare 9 ch.1 output pin (1)
-
99
115
OCU10_OTD0_1
Output compare 10 ch.0 output pin (1)
-
105
122
OCU10_OTD1_1
Output compare 10 ch.1 output pin (1)
-
106
123
ICU0_IN0_0
Input Capture 0 ch.0 input pin (0)
61
73
85
ICU0_IN1_0
Input Capture 0 ch.1 input pin (0)
62
74
86
ICU1_IN0_0
Input Capture 1 ch.0 input pin (0)
63
77
89
ICU1_IN1_0
Input Capture 1 ch.1 input pin (0)
64
78
90
ICU2_IN0_0
Input Capture 2 ch.0 input pin (0)
65
81
93
ICU2_IN1_0
Input Capture 2 ch.1 input pin (0)
66
82
94
ICU8_IN0_0
Input Capture 8 ch.0 input pin (0)
67
83
95
ICU8_IN1_0
Input Capture 8 ch.1 input pin (0)
68
84
98
ICU9_IN0_0
Input Capture 9 ch.0 input pin (0)
70
86
102
ICU9_IN1_0
Input Capture 9 ch.1 input pin (0)
71
87
103
ICU10_IN0_0
Input Capture 10 ch.0 input pin (0)
87
111
128
ICU10_IN1_0
Input Capture 10 ch.1 input pin (0)
88
112
129
ICU0_IN0_1
Input Capture 0 ch.0 input pin (1)
-
69
81
ICU0_IN1_1
Input Capture 0 ch.1 input pin (1)
-
70
82
ICU1_IN0_1
Input Capture 1 ch.0 input pin (1)
-
71
83
ICU1_IN1_1
Input Capture 1 ch.1 input pin (1)
-
72
84
ICU2_IN0_1
Input Capture 2 ch.0 input pin (1)
-
75
87
ICU2_IN1_1
Input Capture 2 ch.1 input pin (1)
-
76
88
Document Number: 002-10635 Rev. *H Page 50 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
ICU8_IN0_1
Input Capture 8 ch.0 input pin (1)
-
79
91
ICU8_IN1_1
Input Capture 8 ch.1 input pin (1)
-
80
92
ICU9_IN0_1
Input Capture 9 ch.0 input pin (1)
-
98
114
ICU9_IN1_1
Input Capture 9 ch.1 input pin (1)
-
99
115
ICU10_IN0_1
Input Capture 10 ch.0 input pin (1)
-
105
122
ICU10_IN1_1
Input Capture 10 ch.1 input pin (1)
-
106
123
SGA0_0
Sound generator ch.0 SGA output pin (0)
63
77
89
SGA1_0
Sound generator ch.1 SGA output pin (0)
65
81
93
SGA2_0
Sound generator ch.2 SGA output pin (0)
67
83
95
SGA3_0
Sound generator ch.3 SGA output pin (0)
81
97
113
SGA4_0
Sound generator ch.4 SGA output pin (0)
88
112
129
SGA0_1
Sound generator ch.0 SGA output pin (1)
-
69
81
SGA1_1
Sound generator ch.1 SGA output pin (1)
-
71
83
SGA2_1
Sound generator ch.2 SGA output pin (1)
-
75
87
SGA3_1
Sound generator ch.3 SGA output pin (1)
-
79
91
SGA4_1
Sound generator ch.4 SGA output pin (1)
-
98
114
SGO0_0
Sound generator ch.0 SGO output pin (0)
64
78
90
SGO1_0
Sound generator ch.1 SGO output pin (0)
66
82
94
SGO2_0
Sound generator ch.2 SGO output pin (0)
68
84
98
SGO3_0
Sound generator ch.3 SGO output pin (0)
87
111
128
SGO4_0
Sound generator ch.4 SGO output pin (0)
93
117
139
SGO0_1
Sound generator ch.0 SGO output pin (1)
-
70
82
SGO1_1
Sound generator ch.1 SGO output pin (1)
-
72
84
SGO2_1
Sound generator ch.2 SGO output pin (1)
-
76
88
SGO3_1
Sound generator ch.3 SGO output pin (1)
-
80
92
SGO4_1
Sound generator ch.4 SGO output pin (1)
-
99
115
AN0 (AL0)
PCM PWM ch.0 output pin
63
77
89
AN1 (AL1)
PCM PWM ch.1 output pin
67
83
95
AP0 (AH0)
PCM PWM ch.0 output pin
64
78
90
AP1 (AH1)
PCM PWM ch.1 output pin
68
84
98
BN0 (BL0)
PCM PWM ch.0 output pin
61
73
85
BN1 (BL1)
PCM PWM ch.1 output pin
65
81
93
BP0 (BH0)
PCM PWM ch.0 output pin
62
74
86
BP1 (BH1)
PCM PWM ch.1 output pin
66
82
94
I2S0_ECLK_0
I2S external clock ch.0 input pin (0)
12
12
18
I2S0_ECLK_1
I2S external clock ch.0 input pin (1)
-
154
186
I2S1_ECLK_0
I2S external clock ch.1 input pin (0)
8
8
11
I2S0_SCK_0
I2S continuous serial clock ch.0 I/O pin (0)
15
15
21
I2S0_SCK_1
I2S continuous serial clock ch.0 I/O pin (1)
-
157
189
I2S1_SCK_0
I2S continuous serial clock ch.1 I/O pin (0)
11
11
14
I2S0_SD_0
I2S serial data ch.0 I/O pin (0)
13
13
19
I2S0_SD_1
I2S serial data ch.0 I/O pin (1)
-
155
187
I2S1_SD_0
I2S serial data ch.1 I/O pin (0)
9
9
12
I2S0_WS_0
I2S word select ch.0 I/O pin (0)
14
14
20
I2S0_WS_1
I2S word select ch.0 I/O pin (1)
-
156
188
I2S1_WS_0
I2S word select ch.1 I/O pin (0)
10
10
13
C_L
Audio DAC external capacity connection output
pin (L)
34
42
50
C_R
Audio DAC external capacity connection output
pin (R)
30
38
46
Document Number: 002-10635 Rev. *H Page 51 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
DAC_L
Audio DAC output pin (L)
33
41
49
DAC_R
Audio DAC output pin (R)
29
37
45
FRT0/1/2/3_TEXT
Free-run timer ch.0/1/2/3 clock input pin
61
73
85
FRT4/8/9/10_TEXT
Free-run timer ch.4/8/9/10 clock input pin
62
74
86
TIN0_0
Reload timer ch.0 event input pin (0)
61
73
85
TIN1_0
Reload timer ch.1 event input pin (0)
63
77
89
TIN16_0
Reload timer ch.16 event input pin (0)
65
81
93
TIN17_0
Reload timer ch.17 event input pin (0)
70
86
102
TIN48_0
Reload timer ch.48 event input pin (0)
81
97
113
TIN49_0
Reload timer ch.49 event input pin (0)
88
112
129
TIN0_1
Reload timer ch.0 event input pin (0)
-
69
81
TIN1_1
Reload timer ch.1 event input pin (1)
-
71
83
TIN16_1
Reload timer ch.16 event input pin (1)
-
75
87
TIN17_1
Reload timer ch.17 event input pin (1)
-
79
91
TIN48_1
Reload timer ch.48 event input pin (1)
-
98
114
TIN49_1
Reload timer ch.49 event input pin (1)
-
107
124
TOT0_0
Reload timer ch.0 output pin (0)
62
74
86
TOT1_0
Reload timer ch.1 output pin (0)
64
78
90
TOT16_0
Reload timer ch.16 output pin (0)
66
82
94
TOT17_0
Reload timer ch.17 output pin (0)
71
87
103
TOT48_0
Reload timer ch.48 output pin (0)
87
111
128
TOT49_0
Reload timer ch.49 output pin (0)
93
117
139
TOT0_1
Reload timer ch.0 output pin (1)
-
70
82
TOT1_1
Reload timer ch.1 output pin (1)
-
72
84
TOT16_1
Reload timer ch.16 output pin (1)
-
76
88
TOT17_1
Reload timer ch.17 output pin (1)
-
80
92
TOT48_1
Reload timer ch.48 output pin (1)
-
99
115
TOT49_1
Reload timer ch.49 output pin (1)
-
108
125
AIN8
Up/Down counter AIN input pin ch.8
61
73
85
AIN9
Up/Down counter AIN input pin ch.9
64
78
90
BIN8
Up/Down counter BIN input pin ch.8
62
74
86
BIN9
Up/Down counter BIN input pin ch.9
65
81
93
ZIN8
Up/Down counter ZIN input pin ch.8
63
77
89
ZIN9
Up/Down counter ZIN input pin ch.9
66
82
94
RXD0_0
Ethernet pin (0)
47
55
63
RXD1_0
Ethernet pin (0)
48
56
64
RXD2_0
Ethernet pin (0)
49
57
65
RXD3_0
Ethernet pin (0)
50
58
66
TXD0_0
Ethernet pin (0)
39
47
55
TXD1_0
Ethernet pin (0)
40
48
56
TXD2_0
Ethernet pin (0)
41
49
57
TXD3_0
Ethernet pin (0)
42
50
58
COL_0
Ethernet pin (0)
55
63
71
CRS_0
Ethernet pin (0)
56
64
72
RXER_0
Ethernet pin (0)
23
31
39
RXDV_0
Ethernet pin (0)
24
32
40
RXCLK_0
Ethernet pin (0)
22
30
38
TXER_0
Ethernet pin (0)
44
52
60
TXEN_0
Ethernet pin (0)
38
46
54
Document Number: 002-10635 Rev. *H Page 52 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
TXCLK_0
Ethernet pin (0)
25
33
41
MDC_0
Ethernet pin (0)
54
62
70
MDIO_0
Ethernet pin (0)
51
59
67
RXD0_1
Ethernet pin (1)
-
23
29
RXD1_1
Ethernet pin (1)
-
-
30
RXD2_1
Ethernet pin (1)
-
-
31
RXD3_1
Ethernet pin (1)
-
24
32
TXD0_1
Ethernet pin (1)
-
-
17
TXD1_1
Ethernet pin (1)
-
19
25
TXD2_1
Ethernet pin (1)
-
20
26
TXD3_1
Ethernet pin (1)
-
21
27
COL_1
Ethernet pin (1)
24
32
40
CRS_1
Ethernet pin (1)
25
33
41
RXER_1
Ethernet pin (1)
-
-
7
RXDV_1
Ethernet pin (1)
-
-
8
RXCLK_1
Ethernet pin (1)
-
-
6
TXER_1
Ethernet pin (1)
-
22
28
TXEN_1
Ethernet pin (1)
-
-
16
TXCLK_1
Ethernet pin (1)
-
-
15
MDC_1
Ethernet pin (1)
23
31
39
MDIO_1
Ethernet pin (1)
-
25
33
MLBCLK
MediaLB pin
54
62
70
MLBDAT
MediaLB pin
56
64
72
MLBSIG
MediaLB pin
55
63
71
M_SCLK0
MCU HS-SPI clock output pin
44
52
60
M_SDATA0_0
MCU HS-SPI0 data 0 I/O pin
38
46
54
M_SDATA0_1
MCU HS-SPI0 data 1 I/O pin
40
48
56
M_SDATA0_2
MCU HS-SPI0 data 2 I/O pin
39
47
55
M_SDATA0_3
MCU HS-SPI0 data 3 I/O pin
42
50
58
M_SDATA1_0
MCU HS-SPI1 data 0 I/O pin
47
55
63
M_SDATA1_1
MCU HS-SPI1 data 1 I/O pin
49
57
65
M_SDATA1_2
MCU HS-SPI1 data 2 I/O pin
48
56
64
M_SDATA1_3
MCU HS-SPI1 data 3 I/O pin
51
59
67
M_SSEL0
MCU HS-SPI0 select output pin
41
49
57
M_SSEL1
MCU HS-SPI1 select output pin
50
58
66
M_CK
MCU Hyper Bus clock output pin
44
52
60
M_CS#_1
MCU Hyper Bus select 1 output pin
42
50
58
M_CS#_2
MCU Hyper Bus select 2 output pin
54
62
70
M_DQ0
MCU Hyper Bus Data 0 pin
41
49
57
M_DQ1
MCU Hyper Bus Data 1 pin
40
48
56
M_DQ2
MCU Hyper Bus Data 2 pin
39
47
55
M_DQ3
MCU Hyper Bus Data 3 pin
38
46
54
M_DQ4
MCU Hyper Bus Data 4 pin
48
56
64
M_DQ5
MCU Hyper Bus Data 5 pin
49
57
65
M_DQ6
MCU Hyper Bus Data 6 pin
50
58
66
M_DQ7
MCU Hyper Bus Data 7 pin
51
59
67
M_RWDS
MCU Hyper Bus RWDS
47
55
63
COM0
LCDC Segment (Duty) Common Output Pin
15
15
21
COM1
LCDC Segment (Duty) Common Output Pin
19
26
34
Document Number: 002-10635 Rev. *H Page 53 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
COM2
LCDC Segment (Duty) Common Output Pin
20
27
35
COM3
LCDC Segment (Duty) Common Output Pin
21
28
36
SEG0
LCDC Segment (Duty) Output Pin
-
154
186
SEG1
LCDC Segment (Duty) Output Pin
-
155
187
SEG2
LCDC Segment (Duty) Output Pin
-
156
188
SEG3
LCDC Segment (Duty) Output Pin
-
157
189
SEG4
LCDC Segment (Duty) Output Pin
130
158
190
SEG5
LCDC Segment (Duty) Output Pin
-
162
194
SEG6
LCDC Segment (Duty) Output Pin
-
163
195
SEG7
LCDC Segment (Duty) Output Pin
-
164
196
SEG8
LCDC Segment (Duty) Output Pin
-
165
197
SEG9
LCDC Segment (Duty) Output Pin
134
166
198
SEG10
LCDC Segment (Duty) Output Pin
135
167
199
SEG11
LCDC Segment (Duty) Output Pin
136
168
200
SEG12
LCDC Segment (Duty) Output Pin
137
169
201
SEG13
LCDC Segment (Duty) Output Pin
138
170
202
SEG14
LCDC Segment (Duty) Output Pin
139
171
203
SEG15
LCDC Segment (Duty) Output Pin
140
172
204
SEG16
LCDC Segment (Duty) Output Pin
141
173
205
SEG17
LCDC Segment (Duty) Output Pin
142
174
206
SEG18
LCDC Segment (Duty) Output Pin
143
175
207
SEG19
LCDC Segment (Duty) Output Pin
2
2
2
SEG20
LCDC Segment (Duty) Output Pin
3
3
3
SEG21
LCDC Segment (Duty) Output Pin
4
4
4
SEG22
LCDC Segment (Duty) Output Pin
5
5
5
SEG23
LCDC Segment (Duty/Static) Output Pin
6
6
9
SEG24
LCDC Segment (Duty/Static) Output Pin
7
7
10
SEG25
LCDC Segment (Duty/Static) Output Pin
8
8
11
SEG26
LCDC Segment (Duty/Static) Output Pin
9
9
12
SEG27
LCDC Segment (Duty/Static) Output Pin
10
10
13
SEG28
LCDC Segment (Duty/Static) Output Pin
11
11
14
SEG29
LCDC Segment (Duty/Static) Output Pin
12
12
18
SEG30
LCDC Segment (Duty/Static) Output Pin
13
13
19
SEG31
LCDC Segment (Duty/Static) Output Pin
14
14
20
V0
LCDC Reference Voltage V0 Input Pin
22
30
38
V1
LCDC Reference Voltage V1 Input Pin
23
31
39
V2
LCDC Reference Voltage V2 Input Pin
24
32
40
V3
LCDC Reference Voltage V3 Input Pin
25
33
41
DSP0_CLK_0
Display 0 Clock output pin
136
168
200
DSP0_EN_0
Display 0 Data Enable output pin
130
158
190
DSP0_VSYNC_0
Display 0 Vertical Synchronization output pin
135
167
199
DSP0_HSYNC_0
Display 0 Horizontal Synchronization output pin
134
166
198
DSP0_R0_0
Display 0 RGB color output pin (0)
137
169
201
DSP0_R1_0
Display 0 RGB color output pin (0)
138
170
202
DSP0_R2_0
Display 0 RGB color output pin (0)
139
171
203
DSP0_R3_0
Display 0 RGB color output pin (0)
140
172
204
DSP0_R4_0
Display 0 RGB color output pin (0)
141
173
205
DSP0_R5_0
Display 0 RGB color output pin (0)
142
174
206
DSP0_R6_0
Display 0 RGB color output pin (0)
143
175
207
Document Number: 002-10635 Rev. *H Page 54 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
DSP0_R7_0
Display 0 RGB color output pin (0)
2
2
2
DSP0_G0_0
Display 0 RGB color output pin (0)
3
3
3
DSP0_G1_0
Display 0 RGB color output pin (0)
4
4
4
DSP0_G2_0
Display 0 RGB color output pin (0)
5
5
5
DSP0_G3_0
Display 0 RGB color output pin (0)
6
6
9
DSP0_G4_0
Display 0 RGB color output pin (0)
7
7
10
DSP0_G5_0
Display 0 RGB color output pin (0)
8
8
11
DSP0_G6_0
Display 0 RGB color output pin (0)
9
9
12
DSP0_G7_0
Display 0 RGB color output pin (0)
10
10
13
DSP0_B0_0
Display 0 RGB color output pin (0)
11
11
14
DSP0_B1_0
Display 0 RGB color output pin (0)
12
12
18
DSP0_B2_0
Display 0 RGB color output pin (0)
13
13
19
DSP0_B3_0
Display 0 RGB color output pin (0)
14
14
20
DSP0_B4_0
Display 0 RGB color output pin (0)
15
15
21
DSP0_B5_0
Display 0 RGB color output pin (0)
19
26
34
DSP0_B6_0
Display 0 RGB color output pin (0)
20
27
35
DSP0_B7_0
Display 0 RGB color output pin (0)
22
30
38
DSP0_B7_1
Display 0 RGB color output pin (1)
21
28
36
LCDD0
LCD Bus IF Data I/O pin
139
171
203
LCDD1
LCD Bus IF Data I/O pin
140
172
204
LCDD2
LCD Bus IF Data I/O pin
141
173
205
LCDD3
LCD Bus IF Data I/O pin
142
174
206
LCDD4
LCD Bus IF Data I/O pin
143
175
207
LCDD5
LCD Bus IF Data I/O pin
2
2
2
LCDD6
LCD Bus IF Data I/O pin
3
3
3
LCDD7
LCD Bus IF Data I/O pin
4
4
4
LCDD8
LCD Bus IF Data I/O pin
5
5
5
LCDD9
LCD Bus IF Data I/O pin
6
6
9
LCDD10
LCD Bus IF Data I/O pin
7
7
10
LCDD11
LCD Bus IF Data I/O pin
8
8
11
LCDD12
LCD Bus IF Data I/O pin
9
9
12
LCDD13
LCD Bus IF Data I/O pin
10
10
13
LCDD14
LCD Bus IF Data I/O pin
11
11
14
LCDD15
LCD Bus IF Data I/O pin
12
12
18
LCDD16
LCD Bus IF Data I/O pin
13
13
19
LCDD17
LCD Bus IF Data I/O pin
14
14
20
CS#
LCD Bus IF Chip Select output pin
15
15
21
WR#
LCD Bus IF Write enable output pin
19
26
34
RD#
LCD Bus IF Read enable output pin
20
27
35
RS
LCD Bus IF Register Select output pin
23
31
39
TE
LCD Bus IF Tearing Effect input pin
25
33
41
RES#
LCD Bus IF Reset Control output pin
24
32
40
ARH0_AIC0_DNCLK
APIX output pin
11
11
14
ARH0_AIC0_DNDATA0
APIX output pin
21
28
36
ARH0_AIC0_DNDATA1
APIX output pin
12
12
18
ARH0_AIC0_RCK
APIX input pin
23
31
39
ARH0_AIC0_RDA0
APIX input pin
25
33
41
ARH0_AIC0_RDA1
APIX input pin
24
32
40
ARH0_AIC0_TCKI
APIX input pin
11
11
14
Document Number: 002-10635 Rev. *H Page 55 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
ARH0_AIC0_TDA0
APIX output pin
21
28
36
ARH0_AIC0_TDA1
APIX output pin
12
12
18
ARH0_AIC0_UPCLK
APIX input pin
23
31
39
ARH0_AIC0_UPDATA0
APIX input pin
25
33
41
ARH0_AIC0_UPDATA1
APIX input pin
24
32
40
ARH0_AIC0_dbg_out_0
APIX output pin
14
14
20
ARH0_AIC0_dbg_out_1
APIX output pin
13
13
19
ARH0_AIC0_dbg_select
APIX input pin
15
15
21
ARH0_AIC1_DNCLK
APIX output pin
3
3
3
ARH0_AIC1_DNDATA0
APIX output pin
7
7
10
ARH0_AIC1_DNDATA1
APIX output pin
4
4
4
ARH0_AIC1_RCK
APIX input pin
8
8
11
ARH0_AIC1_RDA0
APIX input pin
10
10
13
ARH0_AIC1_RDA1
APIX input pin
9
9
12
ARH0_AIC1_TCKI
APIX input pin
3
3
3
ARH0_AIC1_TDA0
APIX output pin
7
7
10
ARH0_AIC1_TDA1
APIX output pin
4
4
4
ARH0_AIC1_UPCLK
APIX input pin
8
8
11
ARH0_AIC1_UPDATA0
APIX input pin
10
10
13
ARH0_AIC1_UPDATA1
APIX input pin
9
9
12
ARH0_AIC1_dbg_out_0
APIX output pin
6
6
9
ARH0_AIC1_dbg_out_1
APIX output pin
5
5
5
ARH0_AIC1_dbg_select
APIX input pin
19
26
34
INDICATOR0_0
Indicator PWM output pin 0
(It can also obtained from INDICATOR0_1)
70
86
102
INDICATOR0_1
Indicator PWM output pin 1
(It can also obtained from INDICATOR0_0)
88
112
129
SYSC0_CLK_0
System clock output pin (0)
93
117
139
SYSC0_CLK_1
System clock output pin (1)
87
111
128
MAD0
External Bus pin
143
175
207
MAD1
External Bus pin
2
2
2
MAD2
External Bus pin
3
3
3
MAD3
External Bus pin
4
4
4
MAD4
External Bus pin
5
5
5
MAD5
External Bus pin
6
6
9
MAD6
External Bus pin
7
7
10
MAD7
External Bus pin
8
8
11
MAD8
External Bus pin
9
9
12
MAD9
External Bus pin
10
10
13
MAD10
External Bus pin
11
11
14
MAD11
External Bus pin
12
12
18
MAD12
External Bus pin
13
13
19
MAD13
External Bus pin
14
14
20
MAD14
External Bus pin
15
15
21
MAD15
External Bus pin
-
19
25
MAD16
External Bus pin
-
20
26
MAD17
External Bus pin
-
21
27
MAD18
External Bus pin
-
22
28
MAD19
External Bus pin
-
23
29
MAD20
External Bus pin
-
24
32
Document Number: 002-10635 Rev. *H Page 56 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
MAD21
External Bus pin
-
25
33
MDATA0
External Bus pin
135
167
199
MDATA1
External Bus pin
136
168
200
MDATA2
External Bus pin
137
169
201
MDATA3
External Bus pin
138
170
202
MDATA4
External Bus pin
139
171
203
MDATA5
External Bus pin
140
172
204
MDATA6
External Bus pin
141
173
205
MDATA7
External Bus pin
142
174
206
MDATA8
External Bus pin
-
154
186
MDATA9
External Bus pin
-
155
187
MDATA10
External Bus pin
-
156
188
MDATA11
External Bus pin
-
157
189
MDATA12
External Bus pin
-
162
194
MDATA13
External Bus pin
-
163
195
MDATA14
External Bus pin
-
164
196
MDATA15
External Bus pin
-
165
197
MCLK
External Bus pin
21
28
36
MOEX
External Bus pin
19
26
34
MWEX
External Bus pin
20
27
35
MDQM0
External Bus pin
22
30
38
MDQM1
External Bus pin
-
29
37
MCSX0
External Bus pin
130
158
190
MCSX1
External Bus pin
134
166
198
MCSX2
External Bus pin
23
31
39
MCSX3
External Bus pin
24
32
40
MRDY
External Bus pin
25
33
41
P0_00
General-Purpose I/O port
2
2
2
P0_01
General-Purpose I/O port
3
3
3
P0_02
General-Purpose I/O port
4
4
4
P0_03
General-Purpose I/O port
5
5
5
P0_04
General-Purpose I/O port
6
6
9
P0_05
General-Purpose I/O port
7
7
10
P0_06
General-Purpose I/O port
8
8
11
P0_07
General-Purpose I/O port
9
9
12
P0_08
General-Purpose I/O port
10
10
13
P0_09
General-Purpose I/O port
11
11
14
P0_10
General-Purpose I/O port
12
12
18
P0_11
General-Purpose I/O port
13
13
19
P0_12
General-Purpose I/O port
14
14
20
P0_13
General-Purpose I/O port
15
15
21
P0_14
General-Purpose I/O port
19
26
34
P0_15
General-Purpose I/O port
20
27
35
P0_16
General-Purpose I/O port
21
28
36
P0_17
General-Purpose I/O port
22
30
38
P0_18
General-Purpose I/O port
23
31
39
P0_19
General-Purpose I/O port
24
32
40
P0_20
General-Purpose input port
25
33
41
P0_21
General-Purpose I/O port
38
46
54
Document Number: 002-10635 Rev. *H Page 57 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
P0_22
General-Purpose I/O port
39
47
55
P0_23
General-Purpose I/O port
40
48
56
P0_24
General-Purpose I/O port
41
49
57
P0_25
General-Purpose I/O port
42
50
58
P0_26
General-Purpose I/O port
44
52
60
P0_27
General-Purpose I/O port
47
55
63
P0_28
General-Purpose I/O port
48
56
64
P0_29
General-Purpose I/O port
49
57
65
P0_30
General-Purpose I/O port
50
58
66
P0_31
General-Purpose I/O port
51
59
67
P1_00
General-Purpose I/O port
54
62
70
P1_01
General-Purpose I/O port
55
63
71
P1_02
General-Purpose I/O port
56
64
72
P1_03
General-Purpose I/O port
61
73
85
P1_04
General-Purpose I/O port
62
74
86
P1_05
General-Purpose I/O port
63
77
89
P1_06
General-Purpose I/O port
64
78
90
P1_07
General-Purpose I/O port
65
81
93
P1_08
General-Purpose I/O port
66
82
94
P1_09
General-Purpose I/O port
67
83
95
P1_10
General-Purpose I/O port
68
84
98
P1_11
General-Purpose I/O port
70
86
102
P1_12
General-Purpose I/O port
71
87
103
P1_13
General-Purpose I/O port
81
97
113
P1_14
General-Purpose I/O port
87
111
128
P1_15
General-Purpose I/O port
88
112
129
P1_16
General-Purpose I/O port
93
117
139
P1_17
General-Purpose I/O port
100
124
148
P1_18
General-Purpose I/O port
101
125
149
P1_19
General-Purpose I/O port
102
126
150
P1_20
General-Purpose I/O port
103
127
151
P1_21
General-Purpose I/O port
104
128
152
P1_22
General-Purpose I/O port
105
129
153
P1_23
General-Purpose I/O port
106
130
154
P1_24
General-Purpose I/O port
107
131
155
P1_25
General-Purpose I/O port
110
134
158
P1_26
General-Purpose I/O port
111
135
160
P1_27
General-Purpose I/O port
112
136
161
P1_28
General-Purpose I/O port
113
137
162
P1_29
General-Purpose I/O port
114
138
164
P1_30
General-Purpose I/O port
115
139
165
P1_31
General-Purpose I/O port
116
140
166
P2_00
General-Purpose I/O port
117
141
168
P2_01
General-Purpose I/O port
120
144
171
P2_02
General-Purpose I/O port
121
145
173
P2_03
General-Purpose I/O port
122
146
174
P2_04
General-Purpose I/O port
123
147
175
P2_05
General-Purpose I/O port
124
148
177
P2_06
General-Purpose I/O port
125
149
178
Document Number: 002-10635 Rev. *H Page 58 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
P2_07
General-Purpose I/O port
126
150
179
P2_08
General-Purpose I/O port
127
151
181
P2_09
General-Purpose I/O port
130
158
190
P2_10
General-Purpose I/O port
134
166
198
P2_11
General-Purpose I/O port
135
167
199
P2_12
General-Purpose I/O port
136
168
200
P2_13
General-Purpose I/O port
137
169
201
P2_14
General-Purpose I/O port
138
170
202
P2_15
General-Purpose I/O port
139
171
203
P2_16
General-Purpose I/O port
140
172
204
P2_17
General-Purpose I/O port
141
173
205
P2_18
General-Purpose I/O port
142
174
206
P2_19
General-Purpose I/O port
143
175
207
P3_00
General-Purpose I/O port
-
19
25
P3_01
General-Purpose I/O port
-
20
26
P3_02
General-Purpose I/O port
-
21
27
P3_03
General-Purpose I/O port
-
22
28
P3_04
General-Purpose I/O port
-
23
29
P3_05
General-Purpose I/O port
-
24
32
P3_06
General-Purpose I/O port
-
25
33
P3_07
General-Purpose I/O port
-
29
37
P3_08
General-Purpose I/O port
-
69
81
P3_09
General-Purpose I/O port
-
70
82
P3_10
General-Purpose I/O port
-
71
83
P3_11
General-Purpose I/O port
-
72
84
P3_12
General-Purpose I/O port
-
75
87
P3_13
General-Purpose I/O port
-
76
88
P3_14
General-Purpose I/O port
-
79
91
P3_15
General-Purpose I/O port
-
80
92
P3_16
General-Purpose I/O port
-
98
114
P3_17
General-Purpose I/O port
-
99
115
P3_18
General-Purpose I/O port
-
105
122
P3_19
General-Purpose I/O port
-
106
123
P3_20
General-Purpose I/O port
-
107
124
P3_21
General-Purpose I/O port
-
108
125
P3_22
General-Purpose I/O port
-
109
126
P3_23
General-Purpose I/O port
-
110
127
P3_24
General-Purpose I/O port
-
154
186
P3_25
General-Purpose I/O port
-
155
187
P3_26
General-Purpose I/O port
-
156
188
P3_27
General-Purpose I/O port
-
157
189
P3_28
General-Purpose I/O port
-
162
194
P3_29
General-Purpose I/O port
-
163
195
P3_30
General-Purpose I/O port
-
164
196
P3_31
General-Purpose I/O port
-
165
197
P4_00
General-Purpose I/O port
-
-
6
P4_01
General-Purpose I/O port
-
-
7
P4_02
General-Purpose I/O port
-
-
8
P4_03
General-Purpose I/O port
-
-
15
Document Number: 002-10635 Rev. *H Page 59 of 322
S6J3310/20/30/40 Series
Port Name
Description
Package Pin Number
Remark
TEQFP
144
TEQFP
176
TEQFP
208
P4_04
General-Purpose I/O port
-
-
16
P4_05
General-Purpose I/O port
-
-
17
P4_06
General-Purpose I/O port
-
-
30
P4_07
General-Purpose I/O port
-
-
31
P4_08
General-Purpose I/O port
-
-
77
P4_09
General-Purpose I/O port
-
-
78
P4_10
General-Purpose I/O port
-
-
79
P4_11
General-Purpose I/O port
-
-
80
P4_12
General-Purpose I/O port
-
-
96
P4_13
General-Purpose I/O port
-
-
97
P4_14
General-Purpose I/O port
-
-
99
P4_15
General-Purpose I/O port
-
-
100
P4_16
General-Purpose I/O port
-
-
116
P4_17
General-Purpose I/O port
-
-
130
P4_18
General-Purpose I/O port
-
-
131
P4_19
General-Purpose I/O port
-
-
136
P4_20
General-Purpose I/O port
-
-
137
P4_21
General-Purpose I/O port
-
-
138
P4_22
General-Purpose I/O port
-
-
140
P4_23
General-Purpose I/O port
-
-
141
P4_24
General-Purpose I/O port
-
-
159
P4_25
General-Purpose I/O port
-
-
163
P4_26
General-Purpose I/O port
-
-
167
P4_27
General-Purpose I/O port
-
-
172
P4_28
General-Purpose I/O port
-
-
176
P4_29
General-Purpose I/O port
-
-
180
P4_30
General-Purpose I/O port
-
-
184
P4_31
General-Purpose I/O port
-
-
185
6.2 Remark
Notes:
The port description list shows the port function of description which is mounted and supported on the product. The function
which is not described in this table is not supported and assured.
See the function list of the product as well.
Document Number: 002-10635 Rev. *H Page 60 of 322
S6J3310/20/30/40 Series
7. Port Configuration
7.1 Resource Input Configuration Module
The resource input configuration module (RIC) is a function to select input from an external or output from another internal
resource as resource input. A resource which supports either a port input relocation or a resource inputs from the other resource
has its RIC_RESIN register to configure resource input configuration. The Resource which are available through only one port
does not have the multiplexer implemented i.e. No RIC_RESIN register.
7.1.1 RIC (S6J3310)
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN000
(0x0000)
SIN16
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_08
P4_19
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN001
(0x0002)
SCK16
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_09
P4_21
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN002
(0x0004)
SCL16
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN003
(0x0006)
SDA16
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 61 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN004
(0x0008)
MFS16_T
RIGGER
RESSEL
(0-7)
TOT48
TOT49
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN005
(0x000A)
SCS16
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_11
P4_23
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN007
(0x000E)
SIN17
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_14
P0_09
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN008
(0x0010)
SCK17
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_15
P4_04
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN009
(0x0012)
SCL17
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 62 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN010
(0x0014)
SDA17
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN011
(0x0016)
MFS17_T
RIGGER
RESSEL
(0-7)
TOT48
TOT49
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN012
(0x0018)
SCS17
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_17
P4_03
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN021
(0x002A)
SIN0
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_03
P0_04
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN022
(0x002C)
SCK0
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_04
P0_06
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 63 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN023
(0x002E)
SCL0
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN024
(0x0030)
SDA0
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN025
(0x0032)
MFS0_TR
IGGER
RESSEL
(0-7)
TOT0
TOT1
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN026
(0x0034)
SCS0
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_06
P0_07
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN028
(0x0038)
SIN1
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_01
P3_00
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 64 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN029
(0x003A)
SCK1
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_02
P3_01
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN030
(0x003C)
SCL1
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN031
(0x003E)
SDA1
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN032
(0x0040)
MFS1_TR
IGGER
RESSEL
(0-7)
TOT0
TOT1
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN033
(0x0042)
SCS1
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_04
P3_03
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 65 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN035
(0x0046)
SIN2
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_21
P4_30
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN036
(0x0048)
SCK2
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_22
P4_31
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN039
(0x004E)
MFS2_TR
IGGER
RESSEL
(0-7)
TOT0
TOT1
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN040
(0x0050)
SCS2
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_24
P3_25
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 66 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN042
(0x0054)
SIN3
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_28
P3_28
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN043
(0x0056)
SCK3
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_29
P3_29
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN046
(0x005C)
MFS3_TR
IGGER
RESSEL
(0-7)
TOT0
TOT1
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN047
(0x005E)
SCS3
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_31
P3_31
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN049
(0x0062)
SIN4
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P2_13
P3_05
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 67 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN050
(0x0064)
SCK4
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P2_14
P0_14
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN051
(0x0066)
SCL4
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN052
(0x0068)
SDA4
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN053
(0x006A)
MFS4_TR
IGGER
RESSEL
(0-7)
TOT0
TOT1
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN054
(0x006C)
SCS4
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P2_16
P0_15
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 68 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN077
(0x009A)
SIN8
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_19
P3_08
P0_27
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN078
(0x009C)
SCK8
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_20
P3_09
P0_28
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN079
(0x009E)
SCL8
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN080
(0x00A0)
SDA8
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN081
(0x00A2)
MFS8_TR
IGGER
RESSEL
(0-7)
TOT16
TOT17
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 69 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN082
(0x00A4)
SCS8
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_22
P3_11
P0_30
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN084
(0x00A8)
SIN9
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_23
P3_18
P0_21
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN085
(0x00AA)
SCK9
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_24
P3_19
P0_23
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN086
(0x00AC)
SCL9
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN087
(0x00AE)
SDA9
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 70 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN088
(0x00B0)
MFS9_TR
IGGER
RESSEL
(0-7)
TOT16
TOT17
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN089
(0x00B2)
SCS9
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_26
P3_21
P0_24
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN091
(0x00B6)
SIN10
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_28
P3_12
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN092
(0x00B8)
SCK10
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_29
P3_13
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN093
(0x00BA)
SCL10
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 71 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN094
(0x00BC)
SDA10
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN095
(0x00BE)
MFS10_T
RIGGER
RESSEL
(0-7)
TOT16
TOT17
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN096
(0x00C0)
SCS10
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_31
P3_15
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN100
(0x00C8)
SCL11
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 72 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN101
(0x00CA)
SDA11
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN102
(0x00CC)
MFS11_T
RIGGER
RESSEL
(0-7)
TOT16
TOT17
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN105
(0x00D2)
SIN12
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P2_05
P4_18
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN106
(0x00D4)
SCK12
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P2_06
P1_15
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN107
(0x00D6)
SCL12
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 73 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN108
(0x00D8)
SDA12
RESSEL
(0-7)
80 ns
noise
filter
disable
80 ns
noise
filter
enable
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN109
(0x00DA)
MFS12_T
RIGGER
RESSEL
(0-7)
TOT16
TOT17
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN110
(0x00DC)
SCS12
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P2_08
P3_23
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN133
(0x010A)
RX5
RESSEL
(0-7)
PORT_
PIN
MCAN5
_PIN_A
ND_TX
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_17
P3_19
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN134
(0x010C)
RX6
RESSEL
(0-7)
PORT_
PIN
MCAN6
_PIN_A
ND_TX
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_21
P3_22
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 74 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN136
(0x0110)
RX0
RESSEL
(0-7)
PORT_
PIN
MCAN0
_PIN_A
ND_TX
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_05
P3_09
P4_00
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN137
(0x0112)
RX1
RESSEL
(0-7)
PORT_
PIN
MCAN1
_PIN_A
ND_TX
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_07
P3_11
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN138
(0x0114)
RX2
RESSEL
(0-7)
PORT_
PIN
MCAN2
_PIN_A
ND_TX
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_11
P3_14
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN139
(0x0116)
RX3
RESSEL
(0-7)
PORT_
PIN
MCAN3
_PIN_A
ND_TX
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_13
P3_16
P4_03
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 75 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN141
(0x011A)
TIN48
RESSEL
(0-7)
PORT_
PIN
TOT49
RLT49_
UFSET
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_13
P3_16
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN142
(0x011C)
TIN49
RESSEL
(0-7)
PORT_
PIN
TOT48
RLT48_
UFSET
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_15
P3_20
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN144
(0x0120)
TIN0
RESSEL
(0-7)
PORT_
PIN
TOT1
RLT1_U
FSET
-
PPG0_T
OUT0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_03
P3_08
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN145
(0x0122)
TIN1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
-
PPG1_T
OUT0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_05
P3_10
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN160
(0x0140)
TIN16
RESSEL
(0-7)
PORT_
PIN
TOT17
RLT17_
UFSET
-
PPG6_T
OUT0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_07
P3_12
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 76 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN161
(0x0142)
TIN17
RESSEL
(0-7)
PORT_
PIN
TOT16
RLT16_
UFSET
-
PPG7_T
OUT0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_11
P3_14
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN192
(0x0180)
EINT0
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P2_13
P0_00
P0_08
P0_20
P3_17
P2_01
P2_16
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN193
(0x0182)
EINT1
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_01
P3_00
P0_09
P0_22
P4_16
P4_27
P2_17
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN194
(0x0184)
EINT2
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_21
P4_30
P4_03
P0_23
P3_20
P2_02
P2_18
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN195
(0x0186)
EINT3
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_28
P3_28
P4_04
P0_24
P3_21
P2_03
P2_19
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 77 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN196
(0x0188)
EINT4
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_03
P0_02
P4_05
P0_25
P3_23
P2_04
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN197
(0x018A)
EINT5
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_04
P0_03
P0_10
P0_26
P4_17
P4_28
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN198
(0x018C)
EINT6
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_05
P3_09
P0_11
P0_27
P4_18
P2_06
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN199
(0x018E)
EINT7
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_06
P4_00
P0_12
P0_29
P4_20
P2_07
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN200
(0x0190)
EINT8
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_07
P3_11
P0_13
P0_30
P4_21
P4_29
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 78 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN201
(0x0192)
EINT9
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_08
P4_01
P3_01
P0_31
P1_16
P2_08
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN202
(0x0194)
EINT10
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_09
P4_02
P3_02
P1_00
P4_23
P4_31
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN203
(0x0196)
EINT11
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_10
P0_04
P3_03
P1_01
P1_18
P3_24
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN204
(0x0198)
EINT12
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_11
P3_14
P3_04
P1_02
P1_20
P3_25
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN205
(0x019A)
EINT13
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_12
P0_05
P4_06
P4_08
P1_22
P3_26
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 79 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN206
(0x019C)
EINT14
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_13
P3_16
P4_07
P4_09
P1_24
P3_27
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN207
(0x019E)
EINT15
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_14
P0_06
P3_05
P4_10
P1_25
P2_09
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN208
(0x01A0)
EINT16
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_15
P4_19
P3_06
P4_11
P4_24
P3_29
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN209
(0x01A2)
EINT17
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_17
P3_19
P0_14
P3_10
P1_26
P3_30
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN210
(0x01A4)
EINT18
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_19
P3_08
P0_15
P3_13
P1_27
P3_31
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 80 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN211
(0x01A6)
EINT19
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_21
P3_22
P0_16
P3_15
P4_25
P2_10
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN212
(0x01A8)
EINT20
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_23
P3_18
P3_07
P4_12
P1_29
P2_11
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN213
(0x01AA)
EINT21
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_28
P3_12
P0_17
P4_13
P1_30
P2_12
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN214
(0x01AC)
EINT22
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P2_00
P4_22
P0_18
P4_14
P1_31
P2_14
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN215
(0x01AE)
EINT23
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P2_05
P0_07
P0_19
P4_15
P4_26
P2_15
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 81 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN216
(0x01B0)
TEXT0
RESSEL
(0-7)
PORT_
PIN
TOT0
TOT1
PPG0_T
OUT2
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN217
(0x01B2)
TEXT1
RESSEL
(0-7)
PORT_
PIN
TOT0
TOT1
PPG1_T
OUT2
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN218
(0x01B4)
TEXT2
RESSEL
(0-7)
PORT_
PIN
TOT0
TOT1
PPG2_T
OUT2
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN219
(0x01B6)
TEXT3
RESSEL
(0-7)
PORT_
PIN
TOT0
TOT1
PPG3_T
OUT2
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN220
(0x01B8)
TEXT4
RESSEL
(0-7)
PORT_
PIN
TOT0
TOT1
PPG4_T
OUT2
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 82 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN224
(0x01C0)
TEXT8
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT16_
UFSET
PPG6_T
OUT2
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN225
(0x01C2)
TEXT9
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT16_
UFSET
PPG7_T
OUT2
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN226
(0x01C4)
TEXT10
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT16_
UFSET
PPG8_T
OUT2
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 83 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
IN232
(0x01D0)
OCU0_C
K0
RESSEL
(0-7)
FRT0
FRT1
FRT2
FRT3
FRT4
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU0_CK
1
RESSEL
(0-7)
FRT0
FRT1
FRT2
FRT3
FRT4
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU0_D
OWNB0
RESSEL
(0-7)
FRT0_D
OWNB
FRT1_D
OWNB
FRT2_D
OWNB
FRT3_D
OWNB
FRT4_D
OWNB
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU0_D
OWNB1
RESSEL
(0-7)
FRT0_D
OWNB
FRT1_D
OWNB
FRT2_D
OWNB
FRT3_D
OWNB
FRT4_D
OWNB
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU0_FC
MD0
RESSEL
(0-7)
FRT0_F
CMD
FRT1_F
CMD
FRT2_F
CMD
FRT3_F
CMD
FRT4_F
CMD
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 84 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
IN232
(0x01D0)
OCU0_FC
MD1
RESSEL
(0-7)
FRT0_F
CMD
FRT1_F
CMD
FRT2_F
CMD
FRT3_F
CMD
FRT4_F
CMD
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU0_MT
SF0
RESSEL
(0-7)
FRT0_M
TSF
FRT1_M
TSF
FRT2_M
TSF
FRT3_M
TSF
FRT4_M
TSF
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU0_MT
SF1
RESSEL
(0-7)
FRT0_M
TSF
FRT1_M
TSF
FRT2_M
TSF
FRT3_M
TSF
FRT4_M
TSF
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU0_T0[
31:0]
RESSEL
(0-7)
FRT0_T
[31:0]
FRT1_T
[31:0]
FRT2_T
[31:0]
FRT3_T
[31:0]
FRT4_T
[31:0]
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU0_T1[
31:0]
RESSEL
(0-7)
FRT0_T
[31:0]
FRT1_T
[31:0]
FRT2_T
[31:0]
FRT3_T
[31:0]
FRT4_T
[31:0]
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 85 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
IN232
(0x01D0)
OCU0_ZT
SF0
RESSEL
(0-7)
FRT0_Z
TSF
FRT1_Z
TSF
FRT2_Z
TSF
FRT3_Z
TSF
FRT4_Z
TSF
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU0_ZT
SF1
RESSEL
(0-7)
FRT0_Z
TSF
FRT1_Z
TSF
FRT2_Z
TSF
FRT3_Z
TSF
FRT4_Z
TSF
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN233
(0x01D2)
OCU0_M
OD0
RESSEL
(0-7)
set 1
set 0
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN234
(0x01D4)
OCU0_M
OD1
RESSEL
(0-7)
set 1
set 0
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN235
(0x01D6)
OCU1_CK
0
RESSEL
(0-7)
FRT0
FRT1
FRT2
FRT3
FRT4
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 86 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN235
(0x01D6)
OCU1_CK
1
RESSEL
(0-7)
FRT0
FRT1
FRT2
FRT3
FRT4
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU1_D
OWNB0
RESSEL
(0-7)
FRT0_D
OWNB
FRT1_D
OWNB
FRT2_D
OWNB
FRT3_D
OWNB
FRT4_D
OWNB
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU1_D
OWNB1
RESSEL
(0-7)
FRT0_D
OWNB
FRT1_D
OWNB
FRT2_D
OWNB
FRT3_D
OWNB
FRT4_D
OWNB
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU1_FC
MD0
RESSEL
(0-7)
FRT0_F
CMD
FRT1_F
CMD
FRT2_F
CMD
FRT3_F
CMD
FRT4_F
CMD
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU1_FC
MD1
RESSEL
(0-7)
FRT0_F
CMD
FRT1_F
CMD
FRT2_F
CMD
FRT3_F
CMD
FRT4_F
CMD
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 87 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN235
(0x01D6)
OCU1_MT
SF0
RESSEL
(0-7)
FRT0_M
TSF
FRT1_M
TSF
FRT2_M
TSF
FRT3_M
TSF
FRT4_M
TSF
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU1_MT
SF1
RESSEL
(0-7)
FRT0_M
TSF
FRT1_M
TSF
FRT2_M
TSF
FRT3_M
TSF
FRT4_M
TSF
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU1_T0[
31:0]
RESSEL
(0-7)
FRT0_T
[31:0]
FRT1_T
[31:0]
FRT2_T
[31:0]
FRT3_T
[31:0]
FRT4_T
[31:0]
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU1_T1[
31:0]
RESSEL
(0-7)
FRT0_T
[31:0]
FRT1_T
[31:0]
FRT2_T
[31:0]
FRT3_T
[31:0]
FRT4_T
[31:0]
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 88 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN235
(0x01D6)
OCU1_ZT
SF0
RESSEL
(0-7)
FRT0_Z
TSF
FRT1_Z
TSF
FRT2_Z
TSF
FRT3_Z
TSF
FRT4_Z
TSF
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU1_ZT
SF1
RESSEL
(0-7)
FRT0_Z
TSF
FRT1_Z
TSF
FRT2_Z
TSF
FRT3_Z
TSF
FRT4_Z
TSF
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN236
(0x01D8)
OCU1_M
OD0
RESSEL
(0-7)
set 1
set 0
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN237
(0x01DA)
OCU1_M
OD1
RESSEL
(0-7)
set 1
set 0
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 89 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN238
(0x01DC)
OCU2_CK
0
RESSEL
(0-7)
FRT0
FRT1
FRT2
FRT3
FRT4
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU2_CK
1
RESSEL
(0-7)
FRT0
FRT1
FRT2
FRT3
FRT4
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU2_D
OWNB0
RESSEL
(0-7)
FRT0_D
OWNB
FRT1_D
OWNB
FRT2_D
OWNB
FRT3_D
OWNB
FRT4_D
OWNB
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 90 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN238
(0x01DC)
OCU2_D
OWNB1
RESSEL
(0-7)
FRT0_D
OWNB
FRT1_D
OWNB
FRT2_D
OWNB
FRT3_D
OWNB
FRT4_D
OWNB
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU2_FC
MD0
RESSEL
(0-7)
FRT0_F
CMD
FRT1_F
CMD
FRT2_F
CMD
FRT3_F
CMD
FRT4_F
CMD
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU2_FC
MD1
RESSEL
(0-7)
FRT0_F
CMD
FRT1_F
CMD
FRT2_F
CMD
FRT3_F
CMD
FRT4_F
CMD
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU2_MT
SF0
RESSEL
(0-7)
FRT0_M
TSF
FRT1_M
TSF
FRT2_M
TSF
FRT3_M
TSF
FRT4_M
TSF
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU2_MT
SF1
RESSEL
(0-7)
FRT0_M
TSF
FRT1_M
TSF
FRT2_M
TSF
FRT3_M
TSF
FRT4_M
TSF
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 91 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN238
(0x01DC)
OCU2_T0[
31:0]
RESSEL
(0-7)
FRT0_T
[31:0]
FRT1_T
[31:0]
FRT2_T
[31:0]
FRT3_T
[31:0]
FRT4_T
[31:0]
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU2_T1[
31:0]
RESSEL
(0-7)
FRT0_T
[31:0]
FRT1_T
[31:0]
FRT2_T
[31:0]
FRT3_T
[31:0]
FRT4_T
[31:0]
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU2_ZT
SF0
RESSEL
(0-7)
FRT0_Z
TSF
FRT1_Z
TSF
FRT2_Z
TSF
FRT3_Z
TSF
FRT4_Z
TSF
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU2_ZT
SF1
RESSEL
(0-7)
FRT0_Z
TSF
FRT1_Z
TSF
FRT2_Z
TSF
FRT3_Z
TSF
FRT4_Z
TSF
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 92 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN239
(0x01DE)
OCU2_M
OD0
RESSEL
(0-7)
set 1
set 0
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN240
(0x01E0)
OCU2_M
OD1
RESSEL
(0-7)
set 1
set 0
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 93 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN256
(0x0200)
OCU8_CK
0
RESSEL
(0-7)
FRT8
FRT9
FRT10
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU8_CK
1
RESSEL
(0-7)
FRT8
FRT9
FRT10
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU8_D
OWNB0
RESSEL
(0-7)
FRT8_D
OWNB
FRT9_D
OWNB
FRT10_
DOWNB
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU8_D
OWNB1
RESSEL
(0-7)
FRT8_D
OWNB
FRT9_D
OWNB
FRT10_
DOWNB
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU8_FC
MD0
RESSEL
(0-7)
FRT8_F
CMD
FRT9_F
CMD
FRT10_
FCMD
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 94 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN256
(0x0200)
OCU8_FC
MD1
RESSEL
(0-7)
FRT8_F
CMD
FRT9_F
CMD
FRT10_
FCMD
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU8_MT
SF0
RESSEL
(0-7)
FRT8_M
TSF
FRT9_M
TSF
FRT10_
MTSF
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU8_MT
SF1
RESSEL
(0-7)
FRT8_M
TSF
FRT9_M
TSF
FRT10_
MTSF
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU8_T0[
31:0]
RESSEL
(0-7)
FRT8_T
[31:0]
FRT9_T
[31:0]
FRT10_
T[31:0]
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU8_T1[
31:0]
RESSEL
(0-7)
FRT8_T
[31:0]
FRT9_T
[31:0]
FRT10_
T[31:0]
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 95 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN256
(0x0200)
OCU8_ZT
SF0
RESSEL
(0-7)
FRT8_Z
TSF
FRT9_Z
TSF
FRT10_
ZTSF
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU8_ZT
SF1
RESSEL
(0-7)
FRT8_Z
TSF
FRT9_Z
TSF
FRT10_
ZTSF
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN257
(0x0202)
OCU8_M
OD0
RESSEL
(0-7)
set 1
set 0
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 96 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN258
(0x0204)
OCU8_M
OD1
RESSEL
(0-7)
set 1
set 0
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN259
(0x0206)
OCU9_CK
0
RESSEL
(0-7)
FRT8
FRT9
FRT10
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU9_CK
1
RESSEL
(0-7)
FRT8
FRT9
FRT10
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 97 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN259
(0x0206)
OCU9_D
OWNB0
RESSEL
(0-7)
FRT8_D
OWNB
FRT9_D
OWNB
FRT10_
DOWNB
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU9_D
OWNB1
RESSEL
(0-7)
FRT8_D
OWNB
FRT9_D
OWNB
FRT10_
DOWNB
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU9_FC
MD0
RESSEL
(0-7)
FRT8_F
CMD
FRT9_F
CMD
FRT10_
FCMD
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU9_FC
MD1
RESSEL
(0-7)
FRT8_F
CMD
FRT9_F
CMD
FRT10_
FCMD
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU9_MT
SF0
RESSEL
(0-7)
FRT8_M
TSF
FRT9_M
TSF
FRT10_
MTSF
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 98 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN259
(0x0206)
OCU9_MT
SF1
RESSEL
(0-7)
FRT8_M
TSF
FRT9_M
TSF
FRT10_
MTSF
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU9_T0[
31:0]
RESSEL
(0-7)
FRT8_T
[31:0]
FRT9_T
[31:0]
FRT10_
T[31:0]
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU9_T1[
31:0]
RESSEL
(0-7)
FRT8_T
[31:0]
FRT9_T
[31:0]
FRT10_
T[31:0]
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU9_ZT
SF0
RESSEL
(0-7)
FRT8_Z
TSF
FRT9_Z
TSF
FRT10_
ZTSF
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU9_ZT
SF1
RESSEL
(0-7)
FRT8_Z
TSF
FRT9_Z
TSF
FRT10_
ZTSF
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 99 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN260
(0x0208)
OCU9_M
OD0
RESSEL
(0-7)
set 1
set 0
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN261
(0x020A)
OCU9_M
OD1
RESSEL
(0-7)
set 1
set 0
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 100 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN262
(0x020C)
OCU10_C
K0
RESSEL
(0-7)
FRT8
FRT9
FRT10
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU10_C
K1
RESSEL
(0-7)
FRT8
FRT9
FRT10
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU10_D
OWNB0
RESSEL
(0-7)
FRT8_D
OWNB
FRT9_D
OWNB
FRT10_
DOWNB
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU10_D
OWNB1
RESSEL
(0-7)
FRT8_D
OWNB
FRT9_D
OWNB
FRT10_
DOWNB
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU10_F
CMD0
RESSEL
(0-7)
FRT8_F
CMD
FRT9_F
CMD
FRT10_
FCMD
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 101 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN262
(0x020C)
OCU10_F
CMD1
RESSEL
(0-7)
FRT8_F
CMD
FRT9_F
CMD
FRT10_
FCMD
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU10_M
TSF0
RESSEL
(0-7)
FRT8_M
TSF
FRT9_M
TSF
FRT10_
MTSF
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU10_M
TSF1
RESSEL
(0-7)
FRT8_M
TSF
FRT9_M
TSF
FRT10_
MTSF
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU10_T
0[31:0]
RESSEL
(0-7)
FRT8_T
[31:0]
FRT9_T
[31:0]
FRT10_
T[31:0]
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU10_T
1[31:0]
RESSEL
(0-7)
FRT8_T
[31:0]
FRT9_T
[31:0]
FRT10_
T[31:0]
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 102 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN262
(0x020C)
OCU10_Z
TSF0
RESSEL
(0-7)
FRT8_Z
TSF
FRT9_Z
TSF
FRT10_
ZTSF
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
OCU10_Z
TSF1
RESSEL
(0-7)
FRT8_Z
TSF
FRT9_Z
TSF
FRT10_
ZTSF
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN263
(0x020E)
OCU10_M
OD0
RESSEL
(0-7)
set 1
set 0
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN264
(0x0210)
OCU10_M
OD1
RESSEL
(0-7)
set 1
set 0
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN280
(0x0230)
ICU0_IN0
RESSEL
(0-7)
PORT_
PIN
MFS0_L
SYN
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_03
P3_08
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 103 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN281
(0x0232)
ICU0_IN1
RESSEL
(0-7)
PORT_
PIN
MFS1_L
SYN
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_04
P3_09
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN282
(0x0234)
ICU0_T0[
31:0]
RESSEL
(0-7)
FRT0_T
[31:0]
FRT1_T
[31:0]
FRT2_T
[31:0]
FRT3_T
[31:0]
FRT4_T
[31:0]
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
ICU0_T1[
31:0]
RESSEL
(0-7)
FRT0_T
[31:0]
FRT1_T
[31:0]
FRT2_T
[31:0]
FRT3_T
[31:0]
FRT4_T
[31:0]
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN283
(0x0236)
ICU1_IN0
RESSEL
(0-7)
PORT_
PIN
MFS2_L
SYN
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_05
P3_10
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN284
(0x0238)
ICU1_IN1
RESSEL
(0-7)
PORT_
PIN
MFS3_L
SYN
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_06
P3_11
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 104 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN285
(0x023A)
ICU1_T0[
31:0]
RESSEL
(0-7)
FRT0_T
[31:0]
FRT1_T
[31:0]
FRT2_T
[31:0]
FRT3_T
[31:0]
FRT4_T
[31:0]
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
ICU1_T1[
31:0]
RESSEL
(0-7)
FRT0_T
[31:0]
FRT1_T
[31:0]
FRT2_T
[31:0]
FRT3_T
[31:0]
FRT4_T
[31:0]
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN286
(0x023C)
ICU2_IN0
RESSEL
(0-7)
PORT_
PIN
MFS4_L
SYN
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_07
P3_12
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN287
(0x023E)
ICU2_IN1
RESSEL
(0-7)
PORT_
PIN
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_08
P3_13
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 105 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN288
(0x0240)
ICU2_T0[
31:0]
RESSEL
(0-7)
FRT0_T
[31:0]
FRT1_T
[31:0]
FRT2_T
[31:0]
FRT3_T
[31:0]
FRT4_T
[31:0]
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
ICU2_T1[
31:0]
RESSEL
(0-7)
FRT0_T
[31:0]
FRT1_T
[31:0]
FRT2_T
[31:0]
FRT3_T
[31:0]
FRT4_T
[31:0]
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN304
(0x0260)
ICU8_IN0
RESSEL
(0-7)
PORT_
PIN
MFS8_L
SYN
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_09
P3_14
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN305
(0x0262)
ICU8_IN1
RESSEL
(0-7)
PORT_
PIN
MFS9_L
SYN
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_10
P3_15
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 106 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN306
(0x0264)
ICU8_T0[
31:0]
RESSEL
(0-7)
FRT8_T
[31:0]
FRT9_T
[31:0]
FRT10_
T[31:0]
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
ICU8_T1[
31:0]
RESSEL
(0-7)
FRT8_T
[31:0]
FRT9_T
[31:0]
FRT10_
T[31:0]
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN307
(0x0266)
ICU9_IN0
RESSEL
(0-7)
PORT_
PIN
MFS10_
LSYN
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_11
P3_16
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN308
(0x0268)
ICU9_IN1
RESSEL
(0-7)
PORT_
PIN
MFS11_
LSYN
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_12
P3_17
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 107 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN309
(0x026A)
ICU9_T0[
31:0]
RESSEL
(0-7)
FRT8_T
[31:0]
FRT9_T
[31:0]
FRT10_
T[31:0]
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
ICU9_T1[
31:0]
RESSEL
(0-7)
FRT8_T
[31:0]
FRT9_T
[31:0]
FRT10_
T[31:0]
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN310
(0x026C)
ICU10_IN
0
RESSEL
(0-7)
PORT_
PIN
MFS12_
LSYN
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_14
P3_18
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN311
(0x026E)
ICU10_IN
1
RESSEL
(0-7)
PORT_
PIN
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_15
P3_19
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 108 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN312
(0x0270)
ICU10_T0
[31:0]
RESSEL
(0-7)
FRT8_T
[31:0]
FRT9_T
[31:0]
FRT10_
T[31:0]
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
ICU10_T1
[31:0]
RESSEL
(0-7)
FRT8_T
[31:0]
FRT9_T
[31:0]
FRT10_
T[31:0]
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN352
(0x02C0)
AIN8
RESSEL
(0-7)
PORT_
PIN
TOT0
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN353
(0x02C2)
BIN8
RESSEL
(0-7)
PORT_
PIN
TOT1
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN354
(0x02C4)
ZIN8
RESSEL
(0-7)
PORT_
PIN
TOT16
PPG6_T
OUT0
PPG6_T
OUT2
PPG7_T
OUT0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 109 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN355
(0x02C6)
AIN9
RESSEL
(0-7)
PORT_
PIN
TOT16
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN356
(0x02C8)
BIN9
RESSEL
(0-7)
PORT_
PIN
TOT17
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN357
(0x02CA)
ZIN9
RESSEL
(0-7)
PORT_
PIN
TOT0
PPG6_T
OUT0
PPG6_T
OUT2
PPG7_T
OUT0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN376
(0x02F0)
PPG0_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
TOT0
RLT0_U
FSET
FRT0_M
TSF
OCU0_
OTD0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_16
P3_04
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN377
(0x02F2)
PPG0_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 110 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN378
(0x02F4)
PPG0_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN379
(0x02F6)
PPG1_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
TOT0
RLT0_U
FSET
FRT0_M
TSF
OCU0_
OTD0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_16
P3_04
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN380
(0x02F8)
PPG1_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN381
(0x02FA)
PPG1_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN382
(0x02FC)
PPG2_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
TOT0
RLT0_U
FSET
FRT0_M
TSF
OCU0_
OTD0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_16
P3_04
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 111 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN383
(0x02FE)
PPG2_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN384
(0x0300)
PPG2_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN385
(0x0302)
PPG3_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
TOT1
RLT1_U
FSET
FRT0_M
TSF
OCU0_
OTD0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_16
P3_04
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN386
(0x0304)
PPG3_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN387
(0x0306)
PPG3_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 112 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN388
(0x0308)
PPG4_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
TOT1
RLT1_U
FSET
FRT0_M
TSF
OCU0_
OTD0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_16
P3_04
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN389
(0x030A)
PPG4_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN390
(0x030C)
PPG4_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN391
(0x030E)
PPG5_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
TOT1
RLT1_U
FSET
FRT0_M
TSF
OCU0_
OTD0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_16
P3_04
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN392
(0x0310)
PPG5_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 113 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN393
(0x0312)
PPG5_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN394
(0x0314)
PPG6_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
TOT16
RLT16_
UFSET
FRT8_M
TSF
OCU8_
OTD0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_29
P3_20
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN395
(0x0316)
PPG6_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN396
(0x0318)
PPG6_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN397
(0x031A)
PPG7_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
TOT16
RLT16_
UFSET
FRT8_M
TSF
OCU8_
OTD0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_29
P3_20
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 114 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN398
(0x031C)
PPG7_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN399
(0x031E)
PPG7_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN400
(0x0320)
PPG8_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
TOT16
RLT16_
UFSET
FRT8_M
TSF
OCU8_
OTD0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_29
P3_20
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN401
(0x0322)
PPG8_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN402
(0x0324)
PPG8_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 115 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN403
(0x0326)
PPG9_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
TOT17
RLT17_
UFSET
FRT8_M
TSF
OCU8_
OTD0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_29
P3_20
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN404
(0x0328)
PPG9_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN405
(0x032A)
PPG9_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN406
(0x032C)
PPG10_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
TOT17
RLT17_
UFSET
FRT8_M
TSF
OCU8_
OTD0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_29
P3_20
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN407
(0x032E)
PPG10_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 116 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN408
(0x0330)
PPG10_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN409
(0x0332)
PPG11_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
TOT17
RLT17_
UFSET
FRT8_M
TSF
OCU8_
OTD0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_29
P3_20
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN410
(0x0334)
PPG11_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN411
(0x0336)
PPG11_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN430
(0x035C)
PPG12_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P2_06
P3_31
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 117 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN431
(0x035E)
PPG12_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN432
(0x0360)
PPG12_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN433
(0x0362)
PPG13_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P2_06
P3_31
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN434
(0x0364)
PPG13_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN435
(0x0366)
PPG13_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 118 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN436
(0x0368)
PPG14_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P2_06
P3_31
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN437
(0x036A)
PPG14_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN438
(0x036C)
PPG14_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN439
(0x036E)
PPG15_TI
N1
RESSEL
(0-7)
PORT_
PIN
TOT0
RLT0_U
FSET
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P2_06
P3_31
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN440
(0x0370)
PPG15_TI
N2
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 119 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN441
(0x0372)
PPG15_TI
N3
RESSEL
(0-7)
set 0
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN490
(0x03D4)
ADC12B0
_HWTRG
0
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT1_U
FSET
OCU0_
OTD0
OCU1_
OTD0
PPG0_T
OUT0
PPG1_T
OUT2
PPG3_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN491
(0x03D6)
ADC12B0
_HWTRG
1
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT16_
UFSET
OCU1_
OTD0
OCU2_
OTD0
PPG0_T
OUT2
PPG2_T
OUT0
PPG4_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN492
(0x03D8)
ADC12B0
_HWTRG
2
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT17_
UFSET
OCU2_
OTD0
OCU8_
OTD0
PPG1_T
OUT0
PPG2_T
OUT2
PPG4_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN493
(0x03DA)
ADC12B0
_HWTRG
3
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT0_U
FSET
OCU8_
OTD0
OCU9_
OTD0
PPG1_T
OUT2
PPG3_T
OUT0
PPG5_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 120 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN494
(0x03DC)
ADC12B0
_HWTRG
4
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT16_
UFSET
OCU9_
OTD0
OCU10_
OTD0
PPG2_T
OUT0
PPG3_T
OUT2
PPG5_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN495
(0x03DE)
ADC12B0
_HWTRG
5
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT17_
UFSET
OCU10_
OTD0
OCU0_
OTD0
PPG2_T
OUT2
PPG4_T
OUT0
PPG6_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN496
(0x03E0)
ADC12B0
_HWTRG
6
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT0_U
FSET
OCU0_
OTD0
OCU2_
OTD0
PPG3_T
OUT0
PPG4_T
OUT2
PPG6_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN497
(0x03E2)
ADC12B0
_HWTRG
7
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT1_U
FSET
OCU1_
OTD0
OCU8_
OTD0
PPG3_T
OUT2
PPG5_T
OUT0
PPG7_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN498
(0x03E4)
ADC12B0
_HWTRG
8
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT17_
UFSET
OCU2_
OTD0
OCU9_
OTD0
PPG4_T
OUT0
PPG5_T
OUT2
PPG7_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 121 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN499
(0x03E6)
ADC12B0
_HWTRG
9
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT0_U
FSET
OCU8_
OTD0
OCU10_
OTD0
PPG4_T
OUT2
PPG6_T
OUT0
PPG8_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN500
(0x03E8)
ADC12B0
_HWTRG
10
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT1_U
FSET
OCU9_
OTD0
OCU0_
OTD0
PPG5_T
OUT0
PPG6_T
OUT2
PPG8_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN501
(0x03EA)
ADC12B0
_HWTRG
11
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT16_
UFSET
OCU10_
OTD0
OCU1_
OTD0
PPG5_T
OUT2
PPG7_T
OUT0
PPG9_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN502
(0x03EC)
ADC12B0
_HWTRG
12
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT1_U
FSET
OCU0_
OTD0
OCU8_
OTD0
PPG6_T
OUT0
PPG7_T
OUT2
PPG9_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN503
(0x03EE)
ADC12B0
_HWTRG
13
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT16_
UFSET
OCU1_
OTD0
OCU9_
OTD0
PPG6_T
OUT2
PPG8_T
OUT0
PPG10_
TOUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 122 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN504
(0x03F0)
ADC12B0
_HWTRG
14
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT17_
UFSET
OCU2_
OTD0
OCU10_
OTD0
PPG7_T
OUT0
PPG8_T
OUT2
PPG10_
TOUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN505
(0x03F2)
ADC12B0
_HWTRG
15
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT0_U
FSET
OCU8_
OTD0
OCU0_
OTD0
PPG7_T
OUT2
PPG9_T
OUT0
PPG11_
TOUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN506
(0x03F4)
ADC12B0
_HWTRG
16
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT16_
UFSET
OCU9_
OTD0
OCU1_
OTD0
PPG8_T
OUT0
PPG9_T
OUT2
PPG11_
TOUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN507
(0x03F6)
ADC12B0
_HWTRG
17
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT17_
UFSET
OCU10_
OTD0
OCU2_
OTD0
PPG8_T
OUT2
PPG10_
TOUT0
PPG12_
TOUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN508
(0x03F8)
ADC12B0
_HWTRG
18
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT0_U
FSET
OCU0_
OTD0
OCU9_
OTD0
PPG9_T
OUT0
PPG10_
TOUT2
PPG12_
TOUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 123 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN509
(0x03FA)
ADC12B0
_HWTRG
19
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT1_U
FSET
OCU1_
OTD0
OCU10_
OTD0
PPG9_T
OUT2
PPG11_
TOUT0
PPG13_
TOUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN510
(0x03FC)
ADC12B0
_HWTRG
20
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT17_
UFSET
OCU2_
OTD0
OCU0_
OTD0
PPG10_
TOUT0
PPG11_
TOUT2
PPG13_
TOUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN511
(0x03FE)
ADC12B0
_HWTRG
21
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT0_U
FSET
OCU8_
OTD0
OCU1_
OTD0
PPG10_
TOUT2
PPG12_
TOUT0
PPG14_
TOUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN512
(0x0400)
ADC12B0
_HWTRG
22
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT1_U
FSET
OCU9_
OTD0
OCU2_
OTD0
PPG11_
TOUT0
PPG12_
TOUT2
PPG14_
TOUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN513
(0x0402)
ADC12B0
_HWTRG
23
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT16_
UFSET
OCU10_
OTD0
OCU8_
OTD0
PPG11_
TOUT2
PPG13_
TOUT0
PPG15_
TOUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 124 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN514
(0x0404)
ADC12B0
_HWTRG
24
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT1_U
FSET
OCU0_
OTD0
OCU10_
OTD0
PPG12_
TOUT0
PPG13_
TOUT2
PPG15_
TOUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN515
(0x0406)
ADC12B0
_HWTRG
25
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT16_
UFSET
OCU1_
OTD0
OCU0_
OTD0
PPG12_
TOUT2
PPG14_
TOUT0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN516
(0x0408)
ADC12B0
_HWTRG
26
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT17_
UFSET
OCU2_
OTD0
OCU1_
OTD0
PPG13_
TOUT0
PPG14_
TOUT2
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN517
(0x040A)
ADC12B0
_HWTRG
27
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT0_U
FSET
OCU8_
OTD0
OCU2_
OTD0
PPG13_
TOUT2
PPG15_
TOUT0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN518
(0x040C)
ADC12B0
_HWTRG
28
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT16_
UFSET
OCU9_
OTD0
OCU8_
OTD0
PPG14_
TOUT0
PPG15_
TOUT2
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 125 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN519
(0x040E)
ADC12B0
_HWTRG
29
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT17_
UFSET
OCU10_
OTD0
OCU9_
OTD0
PPG14_
TOUT2
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN520
(0x0410)
ADC12B0
_HWTRG
30
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT0_U
FSET
OCU0_
OTD0
OCU1_
OTD0
PPG15_
TOUT0
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN521
(0x0412)
ADC12B0
_HWTRG
31
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT1_U
FSET
OCU1_
OTD0
OCU2_
OTD0
PPG15_
TOUT2
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN522
(0x0414)
ADC12B0
_HWTRG
32
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT17_
UFSET
OCU2_
OTD0
OCU8_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN523
(0x0416)
ADC12B0
_HWTRG
33
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT0_U
FSET
OCU8_
OTD0
OCU9_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 126 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN524
(0x0418)
ADC12B0
_HWTRG
34
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT1_U
FSET
OCU9_
OTD0
OCU10_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN525
(0x041A)
ADC12B0
_HWTRG
35
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT16_
UFSET
OCU10_
OTD0
OCU0_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN526
(0x041C)
ADC12B0
_HWTRG
36
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT1_U
FSET
OCU0_
OTD0
OCU2_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN527
(0x041E)
ADC12B0
_HWTRG
37
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT16_
UFSET
OCU1_
OTD0
OCU8_
OTD0
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN528
(0x0420)
ADC12B0
_HWTRG
38
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT17_
UFSET
OCU2_
OTD0
OCU9_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 127 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN529
(0x0422)
ADC12B0
_HWTRG
39
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT0_U
FSET
OCU8_
OTD0
OCU10_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN530
(0x0424)
ADC12B0
_HWTRG
40
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT16_
UFSET
OCU9_
OTD0
OCU0_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN531
(0x0426)
ADC12B0
_HWTRG
41
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT17_
UFSET
OCU10_
OTD0
OCU1_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN532
(0x0428)
ADC12B0
_HWTRG
42
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT0_U
FSET
OCU0_
OTD0
OCU8_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN533
(0x042A)
ADC12B0
_HWTRG
43
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT1_U
FSET
OCU1_
OTD0
OCU9_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 128 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN534
(0x042C)
ADC12B0
_HWTRG
44
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT17_
UFSET
OCU2_
OTD0
OCU10_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN535
(0x042E)
ADC12B0
_HWTRG
45
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT0_U
FSET
OCU8_
OTD0
OCU0_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN536
(0x0430)
ADC12B0
_HWTRG
46
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT1_U
FSET
OCU9_
OTD0
OCU1_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN537
(0x0432)
ADC12B0
_HWTRG
47
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT16_
UFSET
OCU10_
OTD0
OCU2_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN538
(0x0434)
ADC12B0
_HWTRG
48
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT1_U
FSET
OCU0_
OTD0
OCU9_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 129 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN539
(0x0436)
ADC12B0
_HWTRG
49
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT16_
UFSET
OCU1_
OTD0
OCU10_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN540
(0x0438)
ADC12B0
_HWTRG
50
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT17_
UFSET
OCU2_
OTD0
OCU0_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN541
(0x043A)
ADC12B0
_HWTRG
51
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT0_U
FSET
OCU8_
OTD0
OCU1_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN542
(0x043C)
ADC12B0
_HWTRG
52
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT16_
UFSET
OCU9_
OTD0
OCU2_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN543
(0x043E)
ADC12B0
_HWTRG
53
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT17_
UFSET
OCU10_
OTD0
OCU8_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 130 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN544
(0x0440)
ADC12B0
_HWTRG
54
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT0_U
FSET
OCU0_
OTD0
OCU10_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN545
(0x0442)
ADC12B0
_HWTRG
55
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT1_U
FSET
OCU1_
OTD0
OCU0_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN546
(0x0444)
ADC12B0
_HWTRG
56
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT17_
UFSET
OCU2_
OTD0
OCU1_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN547
(0x0446)
ADC12B0
_HWTRG
57
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT0_U
FSET
OCU8_
OTD0
OCU2_
OTD0
-
-
PPG0_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN548
(0x0448)
ADC12B0
_HWTRG
58
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT1_U
FSET
OCU9_
OTD0
OCU8_
OTD0
-
-
PPG0_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 131 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN549
(0x044A)
ADC12B0
_HWTRG
59
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT16_
UFSET
OCU10_
OTD0
OCU9_
OTD0
-
-
PPG1_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN550
(0x044C)
ADC12B0
_HWTRG
60
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT1_U
FSET
OCU0_
OTD0
OCU1_
OTD0
-
-
PPG1_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN551
(0x044E)
ADC12B0
_HWTRG
61
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT16_
UFSET
OCU1_
OTD0
OCU2_
OTD0
-
PPG0_T
OUT0
PPG2_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN552
(0x0450)
ADC12B0
_HWTRG
62
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT17_
UFSET
OCU2_
OTD0
OCU8_
OTD0
-
PPG0_T
OUT2
PPG2_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN553
(0x0452)
ADC12B0
_HWTRG
63
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT0_U
FSET
OCU8_
OTD0
OCU9_
OTD0
-
PPG1_T
OUT0
PPG3_
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 132 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN554
(0x0454)
ADC12B1
_HWTRG
0
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT1_U
FSET
OCU0_
OTD0
OCU1_
OTD0
PPG0_T
OUT0
PPG1_T
OUT2
PPG3_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN555
(0x0456)
ADC12B1
_HWTRG
1
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT16_
UFSET
OCU1_
OTD0
OCU2_
OTD0
PPG0_T
OUT2
PPG2_T
OUT0
PPG4_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN556
(0x0458)
ADC12B1
_HWTRG
2
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT17_
UFSET
OCU2_
OTD0
OCU8_
OTD0
PPG1_T
OUT0
PPG2_T
OUT2
PPG4_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN557
(0x045A)
ADC12B1
_HWTRG
3
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT0_U
FSET
OCU8_
OTD0
OCU9_
OTD0
PPG1_T
OUT2
PPG3_T
OUT0
PPG5_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN558
(0x045C)
ADC12B1
_HWTRG
4
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT16_
UFSET
OCU9_
OTD0
OCU10_
OTD0
PPG2_T
OUT0
PPG3_T
OUT2
PPG5_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 133 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN559
(0x045E)
ADC12B1
_HWTRG
5
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT17_
UFSET
OCU10_
OTD0
OCU0_
OTD0
PPG2_T
OUT2
PPG4_T
OUT0
PPG6_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN560
(0x0460)
ADC12B1
_HWTRG
6
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT0_U
FSET
OCU0_
OTD0
OCU2_
OTD0
PPG3_T
OUT0
PPG4_T
OUT2
PPG6_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN561
(0x0462)
ADC12B1
_HWTRG
7
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT1_U
FSET
OCU1_
OTD0
OCU8_
OTD0
PPG3_T
OUT2
PPG5_T
OUT0
PPG7_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN562
(0x0464)
ADC12B1
_HWTRG
8
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT17_
UFSET
OCU2_
OTD0
OCU9_
OTD0
PPG4_T
OUT0
PPG5_T
OUT2
PPG7_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN563
(0x0466)
ADC12B1
_HWTRG
9
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT0_U
FSET
OCU8_
OTD0
OCU10_
OTD0
PPG4_T
OUT2
PPG6_T
OUT0
PPG8_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 134 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN564
(0x0468)
ADC12B1
_HWTRG
10
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT1_U
FSET
OCU9_
OTD0
OCU0_
OTD0
PPG5_T
OUT0
PPG6_T
OUT2
PPG8_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN565
(0x046A)
ADC12B1
_HWTRG
11
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT16_
UFSET
OCU10_
OTD0
OCU1_
OTD0
PPG5_T
OUT2
PPG7_T
OUT0
PPG9_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN566
(0x046C)
ADC12B1
_HWTRG
12
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT1_U
FSET
OCU0_
OTD0
OCU8_
OTD0
PPG6_T
OUT0
PPG7_T
OUT2
PPG9_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN567
(0x046E)
ADC12B1
_HWTRG
13
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT16_
UFSET
OCU1_
OTD0
OCU9_
OTD0
PPG6_T
OUT2
PPG8_T
OUT0
PPG10_
TOUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN568
(0x0470)
ADC12B1
_HWTRG
14
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT17_
UFSET
OCU2_
OTD0
OCU10_
OTD0
PPG7_T
OUT0
PPG8_T
OUT2
PPG10_
TOUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 135 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN569
(0x0472)
ADC12B1
_HWTRG
15
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT0_U
FSET
OCU8_
OTD0
OCU0_
OTD0
PPG7_T
OUT2
PPG9_T
OUT0
PPG11_
TOUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN570
(0x0474)
ADC12B1
_HWTRG
16
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT16_
UFSET
OCU9_
OTD0
OCU1_
OTD0
PPG8_T
OUT0
PPG9_T
OUT2
PPG11_
TOUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN571
(0x0476)
ADC12B1
_HWTRG
17
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT17_
UFSET
OCU10_
OTD0
OCU2_
OTD0
PPG8_T
OUT2
PPG10_
TOUT0
PPG12_
TOUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN572
(0x0478)
ADC12B1
_HWTRG
18
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT0_U
FSET
OCU0_
OTD0
OCU9_
OTD0
PPG9_T
OUT0
PPG10_
TOUT2
PPG12_
TOUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN573
(0x047A)
ADC12B1
_HWTRG
19
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT1_U
FSET
OCU1_
OTD0
OCU10_
OTD0
PPG9_T
OUT2
PPG11_
TOUT0
PPG13_
TOUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 136 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN574
(0x047C)
ADC12B1
_HWTRG
20
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT17_
UFSET
OCU2_
OTD0
OCU0_
OTD0
PPG10_
TOUT0
PPG11_
TOUT2
PPG13_
TOUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN575
(0x047E)
ADC12B1
_HWTRG
21
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT0_U
FSET
OCU8_
OTD0
OCU1_
OTD0
PPG10_
TOUT2
PPG12_
TOUT0
PPG14_
TOUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN576
(0x0480)
ADC12B1
_HWTRG
22
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT1_U
FSET
OCU9_
OTD0
OCU2_
OTD0
PPG11_
TOUT0
PPG12_
TOUT2
PPG14_
TOUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN577
(0x0482)
ADC12B1
_HWTRG
23
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT16_
UFSET
OCU10_
OTD0
OCU8_
OTD0
PPG11_
TOUT2
PPG13_
TOUT0
PPG15_
TOUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN578
(0x0484)
ADC12B1
_HWTRG
24
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT1_U
FSET
OCU0_
OTD0
OCU10_
OTD0
PPG12_
TOUT0
PPG13_
TOUT2
PPG15_
TOUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 137 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN579
(0x0486)
ADC12B1
_HWTRG
25
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT16_
UFSET
OCU1_
OTD0
OCU0_
OTD0
PPG12_
TOUT2
PPG14_
TOUT0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN580
(0x0488)
ADC12B1
_HWTRG
26
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT17_
UFSET
OCU2_
OTD0
OCU1_
OTD0
PPG13_
TOUT0
PPG14_
TOUT2
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN581
(0x048A)
ADC12B1
_HWTRG
27
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT0_U
FSET
OCU8_
OTD0
OCU2_
OTD0
PPG13_
TOUT2
PPG15_
TOUT0
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN582
(0x048C)
ADC12B1
_HWTRG
28
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT16_
UFSET
OCU9_
OTD0
OCU8_
OTD0
PPG14_
TOUT0
PPG15_
TOUT2
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN583
(0x048E)
ADC12B1
_HWTRG
29
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT17_
UFSET
OCU10_
OTD0
OCU9_
OTD0
PPG14_
TOUT2
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 138 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN584
(0x0490)
ADC12B1
_HWTRG
30
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT0_U
FSET
OCU0_
OTD0
OCU1_
OTD0
PPG15_
TOUT0
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN585
(0x0492)
ADC12B1
_HWTRG
31
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT1_U
FSET
OCU1_
OTD0
OCU2_
OTD0
PPG15_
TOUT2
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN586
(0x0494)
ADC12B1
_HWTRG
32
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT17_
UFSET
OCU2_
OTD0
OCU8_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN587
(0x0496)
ADC12B1
_HWTRG
33
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT0_U
FSET
OCU8_
OTD0
OCU9_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN588
(0x0498)
ADC12B1
_HWTRG
34
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT1_U
FSET
OCU9_
OTD0
OCU10_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 139 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN589
(0x049A)
ADC12B1
_HWTRG
35
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT16_
UFSET
OCU10_
OTD0
OCU0_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN590
(0x049C)
ADC12B1
_HWTRG
36
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT1_U
FSET
OCU0_
OTD0
OCU2_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN591
(0x049E)
ADC12B1
_HWTRG
37
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT16_
UFSET
OCU1_
OTD0
OCU8_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN592
(0x04A0)
ADC12B1
_HWTRG
38
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT17_
UFSET
OCU2_
OTD0
OCU9_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN593
(0x04A2)
ADC12B1
_HWTRG
39
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT0_U
FSET
OCU8_
OTD0
OCU10_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 140 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN594
(0x04A4)
ADC12B1
_HWTRG
40
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT16_
UFSET
OCU9_
OTD0
OCU0_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN595
(0x04A6)
ADC12B1
_HWTRG
41
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT17_
UFSET
OCU10_
OTD0
OCU1_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN596
(0x04A8)
ADC12B1
_HWTRG
42
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT0_U
FSET
OCU0_
OTD0
OCU8_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN597
(0x04AA)
ADC12B1
_HWTRG
43
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT1_U
FSET
OCU1_
OTD0
OCU9_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN598
(0x04AC)
ADC12B1
_HWTRG
44
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT17_
UFSET
OCU2_
OTD0
OCU10_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 141 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN599
(0x04AE)
ADC12B1
_HWTRG
45
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT0_U
FSET
OCU8_
OTD0
OCU0_
OTD0
-
-
--
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN600
(0x04B0)
ADC12B1
_HWTRG
46
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT1_U
FSET
OCU9_
OTD0
OCU1_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN601
(0x04B2)
ADC12B1
_HWTRG
47
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT16_
UFSET
OCU10_
OTD0
OCU2_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN602
(0x04B4)
ADC12B1
_HWTRG
48
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT1_U
FSET
OCU0_
OTD0
OCU9_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN603
(0x04B6)
ADC12B1
_HWTRG
49
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT16_
UFSET
OCU1_
OTD0
OCU10_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 142 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN604
(0x04B8)
ADC12B1
_HWTRG
50
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT17_
UFSET
OCU2_
OTD0
OCU0_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN605
(0x04BA)
ADC12B1
_HWTRG
51
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT0_U
FSET
OCU8_
OTD0
OCU1_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN606
(0x04BC)
ADC12B1
_HWTRG
52
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT16_
UFSET
OCU9_
OTD0
OCU2_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN607
(0x04BE)
ADC12B1
_HWTRG
53
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT17_
UFSET
OCU10_
OTD0
OCU8_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN608
(0x04C0)
ADC12B1
_HWTRG
54
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT0_U
FSET
OCU0_
OTD0
OCU10_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 143 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN609
(0x04C2)
ADC12B1
_HWTRG
55
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT1_U
FSET
OCU1_
OTD0
OCU0_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN610
(0x04C4)
ADC12B1
_HWTRG
56
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT17_
UFSET
OCU2_
OTD0
OCU1_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN611
(0x04C6)
ADC12B1
_HWTRG
57
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT0_U
FSET
OCU8_
OTD0
OCU2_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN612
(0x04C8)
ADC12B1
_HWTRG
58
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT1_U
FSET
OCU9_
OTD0
OCU8_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN613
(0x04CA)
ADC12B1
_HWTRG
59
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT16_
UFSET
OCU10_
OTD0
OCU9_
OTD0
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 144 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN614
(0x04CC)
ADC12B1
_HWTRG
60
RESSEL
(0-7)
PORT_
PIN
RLT0_U
FSET
RLT1_U
FSET
OCU0_
OTD0
OCU1_
OTD0
-
-
PPG1_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN615
(0x04CE)
ADC12B1
_HWTRG
61
RESSEL
(0-7)
PORT_
PIN
RLT1_U
FSET
RLT16_
UFSET
OCU1_
OTD0
OCU2_
OTD0
-
PPG0_T
OUT0
PPG2_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN616
(0x04D0)
ADC12B1
_HWTRG
62
RESSEL
(0-7)
PORT_
PIN
RLT16_
UFSET
RLT17_
UFSET
OCU2_
OTD0
OCU8_
OTD0
-
PPG0_T
OUT2
PPG2_T
OUT2
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN617
(0x04D2)
ADC12B1
_HWTRG
63
RESSEL
(0-7)
PORT_
PIN
RLT17_
UFSET
RLT0_U
FSET
OCU8_
OTD0
OCU9_
OTD0
-
PPG1_T
OUT0
PPG3_T
OUT0
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 145 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN626
(0x04E4)
DDRHSS
PI_MSTA
RT
RESSEL
(0-7)
-
TOT0
TOT16
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN629
(0x04EA)
MDIO
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_31
P3_06
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN630
(0x04EC)
CRS
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_02
P0_20
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN631
(0x04EE)
RXD0
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_27
P3_04
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN632
(0x04F0)
RXD1
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_28
P4_06
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 146 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN633
(0x04F2)
RXD2
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_29
P4_07
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN634
(0x04F4)
RXD3
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_30
P3_05
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN635
(0x04F6)
COL
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_01
P0_19
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN636
(0x04F8)
RXDV
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_19
P4_02
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN637
(0x04FA)
RXER
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_18
P4_01
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 147 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN638
(0x04FC)
RXCLK
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_17
P4_00
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN639
(0x04FE)
TXCLK
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_20
P4_03
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN643
(0x0506)
I2S0_WS
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_12
P3_26
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN644
(0x0508)
I2S0_SD
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_11
P3_25
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN645
(0x050A)
I2S0_SCK
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_13
P3_27
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 148 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Resource
RESSEL
[3:0]
/PORT
SEL[3:0]
Source for Resource Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RIC_RE
SIN646
(0x050C)
I2S0_ECL
K
RESSEL
(0-7)
PORT_
PIN
SYSC1_
CLK_C
D4
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P0_10
P3_24
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN650
(0x0514)
I2S1_ECL
K
RESSEL
(0-7)
PORT_
PIN
SYSC1_
CLK_C
D4
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
-
-
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN685
(0x055A)
ADTRG0
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P1_16
P2_10
-
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
RIC_RE
SIN686
(0x055C)
ADTRG1
RESSEL
(0-7)
-
-
-
-
-
-
-
-
RESSEL
(8-15)
-
-
-
-
-
-
-
-
PORTSE
L (0-7)
P4_22
P1_08
P2_11
-
-
-
-
-
PORTSE
L (8-15)
-
-
-
-
-
-
-
-
Notes:
When both GPIO_PORTEN.GPORTEN and PPC_PCFGR.PIE are configured as 0, the input signal is disconnected and
external interrupt cannot be detected. During disconnecting, I/O internally outputs "low" to internal logic, and if ELVR is
configured as low-level-detection, falling-edge-detection, or both-edge-detection it will be detected as external interrupt with
EIRR = 1.
"Set 0" (Set 1) means that "0" ("1") is inputted.
OCUx_MODn is described as MODn pin in TraveoTM Platform Hardware Manual.
Document Number: 002-10635 Rev. *H Page 149 of 322
S6J3310/20/30/40 Series
7.2 Port Output Function Configuration
The port output function configuration (POF) is a function to select a function to output to a port.
A resource which supports a port output relocation has its PPC_PCFGR.POF to configure resource output.
7.2.1 Standard Configuration (S6J3310)
Register
(Offset)
Port
Resource Functional Outputs
POF = 0
POF = 1
POF = 2
POF = 3
POF = 4
POF = 5
POF = 6
POF = 7
PPC_PCF
GR000
(0x0000)
P0_00
GPIO_PO
DR0:POD
00
-
LCDD5
-
-
DSP0_R7
_0
-
MAD1
PPC_PCF
GR001
(0x0002)
P0_01
GPIO_PO
DR0:POD
01
-
LCDD6
ARH0_AI
C1_DNCL
K
-
DSP0_G0
_0
-
MAD2
PPC_PCF
GR002
(0x0004)
P0_02
GPIO_PO
DR0:POD
02
SCK1_0
LCDD7
ARH0_AI
C1_TDA1
ARH0_AI
C1_DND
ATA1
DSP0_G1
_0
SCL1
MAD3
PPC_PCF
GR003
(0x0006)
P0_03
GPIO_PO
DR0:POD
03
SOT1_0
LCDD8
ARH0_AI
C1_dbg_
out_1
-
DSP0_G2
_0
SDA1
MAD4
PPC_PCF
GR004
(0x0008)
P0_04
GPIO_PO
DR0:POD
04
SCS10_0
LCDD9
ARH0_AI
C1_dbg_
out_0
-
DSP0_G3
_0
-
MAD5
PPC_PCF
GR005
(0x000A)
P0_05
GPIO_PO
DR0:POD
05
SCS11_0
LCDD10
ARH0_AI
C1_TDA0
ARH0_AI
C1_DND
ATA0
DSP0_G4
_0
SOT0_1
MAD6
PPC_PCF
GR006
(0x000C)
P0_06
GPIO_PO
DR0:POD
06
SCS12_0
LCDD11
SCK0_1
-
DSP0_G5
_0
PPG0_TO
UT0_1
MAD7
PPC_PCF
GR007
(0x000E)
P0_07
GPIO_PO
DR0:POD
07
SCS13_0
LCDD12
SCS00_1
I2S1_SD_
0
DSP0_G6
_0
PPG0_TO
UT2_1
MAD8
PPC_PCF
GR008
(0x0010)
P0_08
GPIO_PO
DR0:POD
08
-
LCDD13
-
I2S1_WS
_0
DSP0_G7
_0
PPG1_TO
UT0_1
MAD9
PPC_PCF
GR009
(0x0012)
P0_09
GPIO_PO
DR0:POD
09
-
LCDD14
ARH0_AI
C0_DNCL
K
I2S1_SC
K_0
DSP0_B0
_0
PPG1_TO
UT2_1
MAD10
PPC_PCF
GR010
(0x0014)
P0_10
GPIO_PO
DR0:POD
10
SCS171_
1
LCDD15
ARH0_AI
C0_TDA1
ARH0_AI
C0_DND
ATA1
DSP0_B1
_0
PPG2_TO
UT0_1
MAD11
PPC_PCF
GR011
(0x0016)
P0_11
GPIO_PO
DR0:POD
11
-
LCDD16
ARH0_AI
C0_dbg_
out_1
I2S0_SD_
0
DSP0_B2
_0
PPG2_TO
UT2_1
MAD12
PPC_PCF
GR012
(0x0018)
P0_12
GPIO_PO
DR0:POD
12
-
LCDD17
ARH0_AI
C0_dbg_
out_0
I2S0_WS
_0
DSP0_B3
_0
PPG3_TO
UT0_1
MAD13
PPC_PCF
GR013
(0x001A)
P0_13
GPIO_PO
DR0:POD
13
-
CS#
-
I2S0_SC
K_0
DSP0_B4
_0
PPG3_TO
UT2_1
MAD14
Document Number: 002-10635 Rev. *H Page 150 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Port
Resource Functional Outputs
POF = 0
POF = 1
POF = 2
POF = 3
POF = 4
POF = 5
POF = 6
POF = 7
PPC_PCF
GR014
(0x001C)
P0_14
GPIO_PO
DR0:POD
14
-
WR#
-
-
DSP0_B5
_0
SCK4_1
MOEX
PPC_PCF
GR015
(0x001E)
P0_15
GPIO_PO
DR0:POD
15
-
RD#
-
-
DSP0_B6
_0
SCS40_1
MWEX
PPC_PCF
GR016
(0x0020)
P0_16
GPIO_PO
DR0:POD
16
DSP0_B7
_1
-
ARH0_AI
C0_TDA0
ARH0_AI
C0_DND
ATA0
-
SCS41_1
MCLK
PPC_PCF
GR017
(0x0022)
P0_17
GPIO_PO
DR0:POD
17
-
-
-
-
DSP0_B7
_0
SCS43_1
MDQM0
PPC_PCF
GR018
(0x0024)
P0_18
GPIO_PO
DR0:POD
18
-
RS
-
MDC_1
-
-
MCSX2
PPC_PCF
GR019
(0x0026)
P0_19
GPIO_PO
DR0:POD
19
-
RES#
-
-
-
-
MCSX3
PPC_PCF
GR020
(0x0028)
P0_20
GPIO_PO
DR0:POD
20
-
-
-
-
-
-
-
PPC_PCF
GR021
(0x002A)
P0_21
GPIO_PO
DR0:POD
21
-
M_SDATA
0_0
TXEN_0
M_DQ3
-
-
-
PPC_PCF
GR022
(0x002C)
P0_22
GPIO_PO
DR0:POD
22
SCK2_0
M_SDATA
0_2
TXD0_0
M_DQ2
SOT9_2
-
-
PPC_PCF
GR023
(0x002E)
P0_23
GPIO_PO
DR0:POD
23
SOT2_0
M_SDATA
0_1
TXD1_0
M_DQ1
SCK9_2
-
-
PPC_PCF
GR024
(0x0030)
P0_24
GPIO_PO
DR0:POD
24
SCS20_0
M_SSEL0
TXD2_0
M_DQ0
SCS90_2
-
-
PPC_PCF
GR025
(0x0032)
P0_25
GPIO_PO
DR0:POD
25
SCS21_0
M_SDATA
0_3
TXD3_0
M_CS#_1
SCS91_2
-
-
PPC_PCF
GR026
(0x0034)
P0_26
GPIO_PO
DR0:POD
26
SCS22_0
M_SCLK0
TXER_0
M_CK
-
-
-
PPC_PCF
GR027
(0x0036)
P0_27
GPIO_PO
DR0:POD
27
SCS23_0
M_SDATA
1_0
-
M_RWDS
-
-
-
PPC_PCF
GR028
(0x0038)
P0_28
GPIO_PO
DR0:POD
28
-
M_SDATA
1_2
-
M_DQ4
SCK8_2
-
-
Document Number: 002-10635 Rev. *H Page 151 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Port
Resource Functional Outputs
POF = 0
POF = 1
POF = 2
POF = 3
POF = 4
POF = 5
POF = 6
POF = 7
PPC_PCF
GR029
(0x003A)
P0_29
GPIO_PO
DR0:POD
29
SCK3_0
M_SDATA
1_1
-
M_DQ5
SOT8_2
-
-
PPC_PCF
GR030
(0x003C)
P0_30
GPIO_PO
DR0:POD
30
SOT3_0
M_SSEL1
-
M_DQ6
SCS80_2
-
-
PPC_PCF
GR031
(0x003E)
P0_31
GPIO_PO
DR0:POD
31
SCS30_0
M_SDATA
1_3
MDIO_0
M_DQ7
-
-
-
PPC_PCF
GR100
(0x0040)
P1_00
GPIO_PO
DR1:POD
00
SCS31_0
-
MDC_0
M_CS#_2
-
-
-
PPC_PCF
GR101
(0x0042)
P1_01
GPIO_PO
DR1:POD
01
SCS32_0
-
-
-
-
-
MLBSIG
PPC_PCF
GR102
(0x0044)
P1_02
GPIO_PO
DR1:POD
02
SCS33_0
-
-
-
-
-
MLBDAT
PPC_PCF
GR103
(0x0046)
P1_03
GPIO_PO
DR1:POD
03
-
-
-
OCU0_O
TD0_0
-
PPG0_TO
UT0_0
BN0(BL0)
PPC_PCF
GR104
(0x0048)
P1_04
GPIO_PO
DR1:POD
04
SCK0_0
-
SCL0
OCU0_O
TD1_0
TOT0_0
PPG0_TO
UT2_0
BP0(BH0)
PPC_PCF
GR105
(0x004A)
P1_05
GPIO_PO
DR1:POD
05
SOT0_0
SGA0_0
SDA0
TRACE0_
0
-
PPG1_TO
UT0_0
AN0(AL0)
PPC_PCF
GR106
(0x004C)
P1_06
GPIO_PO
DR1:POD
06
SCS00_0
SGO0_0
TX0_0
TRACE1_
0
TOT1_0
PPG1_TO
UT2_0
AP0(AH0)
PPC_PCF
GR107
(0x004E)
P1_07
GPIO_PO
DR1:POD
07
-
SGA1_0
TRACE2_
0
OCU1_O
TD0_0
-
PPG2_TO
UT0_0
BN1(BL1)
PPC_PCF
GR108
(0x0050)
P1_08
GPIO_PO
DR1:POD
08
TRACE3_
0
SGO1_0
TX1_0
OCU1_O
TD1_0
TOT16_0
PPG2_TO
UT2_0
BP1(BH1)
PPC_PCF
GR109
(0x0052)
P1_09
GPIO_PO
DR1:POD
09
SCK16_0
SGA2_0
SCL16
OCU2_O
TD0_0
TRACE_
CTL_0
PPG3_TO
UT0_0
AN1(AL1)
PPC_PCF
GR110
(0x0054)
P1_10
GPIO_PO
DR1:POD
10
SOT16_0
SGO2_0
SDA16
OCU2_O
TD1_0
TRACE_
CLK_0
PPG3_TO
UT2_0
AP1(AH1)
PPC_PCF
GR111
(0x0056)
P1_11
GPIO_PO
DR1:POD
11
SCS160_
0
INDICAT
OR0_0
-
OCU8_O
TD0_0
-
PPG4_TO
UT0_0
-
Document Number: 002-10635 Rev. *H Page 152 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Port
Resource Functional Outputs
POF = 0
POF = 1
POF = 2
POF = 3
POF = 4
POF = 5
POF = 6
POF = 7
PPC_PCF
GR112
(0x0058)
P1_12
GPIO_PO
DR1:POD
12
SCS161_
0
-
-
OCU8_O
TD1_0
TOT17_0
PPG4_TO
UT2_0
TX2_0
PPC_PCF
GR113
(0x005A)
P1_13
GPIO_PO
DR1:POD
13
-
SGA3_0
-
OCU9_O
TD0_0
-
-
-
PPC_PCF
GR114
(0x005C)
P1_14
GPIO_PO
DR1:POD
14
SYSC0_C
LK_1
SGO3_0
-
OCU9_O
TD1_0
TOT48_0
PPG5_TO
UT0_0
TX3_0
PPC_PCF
GR115
(0x005E)
P1_15
GPIO_PO
DR1:POD
15
SCK17_0
SGA4_0
SCL17
OCU10_
OTD0_0
SCK12_1
PPG5_TO
UT2_0
INDICAT
OR0_1
PPC_PCF
GR116
(0x0060)
P1_16
GPIO_PO
DR1:POD
16
SOT17_0
SGO4_0
SDA17
OCU10_
OTD1_0
TOT49_0
SYSC0_C
LK_0
WOT
PPC_PCF
GR117
(0x0062)
P1_17
GPIO_PO
DR1:POD
17
SCS170_
0
-
-
-
PWM1P0
PPG6_TO
UT0_0
-
PPC_PCF
GR118
(0x0064)
P1_18
GPIO_PO
DR1:POD
18
SCS171_
0
-
-
-
PWM1M0
PPG6_TO
UT2_0
TX5_0
PPC_PCF
GR119
(0x0066)
P1_19
GPIO_PO
DR1:POD
19
-
-
-
-
PWM2P0
PPG7_TO
UT0_0
-
PPC_PCF
GR120
(0x0068)
P1_20
GPIO_PO
DR1:POD
20
SCK8_0
-
SCL8
-
PWM2M0
PPG7_TO
UT2_0
-
PPC_PCF
GR121
(0x006A)
P1_21
GPIO_PO
DR1:POD
21
SOT8_0
-
SDA8
-
PWM1P1
PPG8_TO
UT0_0
-
PPC_PCF
GR122
(0x006C)
P1_22
GPIO_PO
DR1:POD
22
SCS80_0
-
-
-
PWM1M1
PPG8_TO
UT2_0
TX6_0
PPC_PCF
GR123
(0x006E)
P1_23
GPIO_PO
DR1:POD
23
-
-
-
-
PWM2P1
PPG9_TO
UT0_0
-
PPC_PCF
GR124
(0x0070)
P1_24
GPIO_PO
DR1:POD
24
SCK9_0
-
SCL9
-
PWM2M1
PPG9_TO
UT2_0
-
PPC_PCF
GR125
(0x0072)
P1_25
GPIO_PO
DR1:POD
25
SOT9_0
-
SDA9
-
PWM1P2
PPG10_T
OUT0_0
-
PPC_PCF
GR126
(0x0074)
P1_26
GPIO_PO
DR1:POD
26
SCS90_0
-
-
-
PWM1M2
PPG10_T
OUT2_0
-
Document Number: 002-10635 Rev. *H Page 153 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Port
Resource Functional Outputs
POF = 0
POF = 1
POF = 2
POF = 3
POF = 4
POF = 5
POF = 6
POF = 7
PPC_PCF
GR127
(0x0076)
P1_27
GPIO_PO
DR1:POD
27
SCS91_0
-
-
-
PWM2P2
PPG11_T
OUT0_0
-
PPC_PCF
GR128
(0x0078)
P1_28
GPIO_PO
DR1:POD
28
-
-
-
-
PWM2M2
PPG11_T
OUT2_0
-
PPC_PCF
GR129
(0x007A)
P1_29
GPIO_PO
DR1:POD
29
SCK10_0
-
SCL10
-
PWM1P3
-
-
PPC_PCF
GR130
(0x007C)
P1_30
GPIO_PO
DR1:POD
30
SOT10_0
-
SDA10
-
PWM1M3
PPG12_T
OUT0_0
-
PPC_PCF
GR131
(0x007E)
P1_31
GPIO_PO
DR1:POD
31
SCS100_
0
-
-
-
PWM2P3
PPG12_T
OUT2_0
-
PPC_PCF
GR200
(0x0080)
P2_00
GPIO_PO
DR2:POD
00
-
-
-
-
PWM2M3
PPG13_T
OUT0_0
-
PPC_PCF
GR201
(0x0082)
P2_01
GPIO_PO
DR2:POD
01
SCK11_0
-
SCL11
-
PWM1P4
PPG13_T
OUT2_0
-
PPC_PCF
GR202
(0x0084)
P2_02
GPIO_PO
DR2:POD
02
SOT11_0
-
SDA11
-
PWM1M4
PPG14_T
OUT0_0
-
PPC_PCF
GR203
(0x0086)
P2_03
GPIO_PO
DR2:POD
03
SCS110_
0
-
-
-
PWM2P4
PPG14_T
OUT2_0
-
PPC_PCF
GR204
(0x0088)
P2_04
GPIO_PO
DR2:POD
04
SCS111_
0
-
-
-
PWM2M4
PPG15_T
OUT0_0
-
PPC_PCF
GR205
(0x008A)
P2_05
GPIO_PO
DR2:POD
05
-
-
-
-
PWM1P5
PPG15_T
OUT2_0
-
PPC_PCF
GR206
(0x008C)
P2_06
GPIO_PO
DR2:POD
06
SCK12_0
-
SCL12
-
PWM1M5
-
-
PPC_PCF
GR207
(0x008E)
P2_07
GPIO_PO
DR2:POD
07
SOT12_0
-
SDA12
-
PWM2P5
-
-
PPC_PCF
GR208
(0x0090)
P2_08
GPIO_PO
DR2:POD
08
SCS120_
0
-
-
-
PWM2M5
-
-
PPC_PCF
GR209
(0x0092)
P2_09
GPIO_PO
DR2:POD
09
SCS23_1
-
-
-
DSP0_EN
_0
PPG14_T
OUT0_1
MCSX0
Document Number: 002-10635 Rev. *H Page 154 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Port
Resource Functional Outputs
POF = 0
POF = 1
POF = 2
POF = 3
POF = 4
POF = 5
POF = 6
POF = 7
PPC_PCF
GR210
(0x0094)
P2_10
GPIO_PO
DR2:POD
10
SCS31_1
-
-
-
DSP0_HS
YNC_0
-
MCSX1
PPC_PCF
GR211
(0x0096)
P2_11
GPIO_PO
DR2:POD
11
SCS32_1
-
-
-
DSP0_VS
YNC_0
-
MDATA0
PPC_PCF
GR212
(0x0098)
P2_12
GPIO_PO
DR2:POD
12
SCS33_1
-
-
-
DSP0_CL
K_0
-
MDATA1
PPC_PCF
GR213
(0x009A)
P2_13
GPIO_PO
DR2:POD
13
-
-
-
-
DSP0_R0
_0
-
MDATA2
PPC_PCF
GR214
(0x009C)
P2_14
GPIO_PO
DR2:POD
14
SCK4_0
-
SCL4
-
DSP0_R1
_0
-
MDATA3
PPC_PCF
GR215
(0x009E)
P2_15
GPIO_PO
DR2:POD
15
SOT4_0
LCDD0
SDA4
-
DSP0_R2
_0
-
MDATA4
PPC_PCF
GR216
(0x00A0)
P2_16
GPIO_PO
DR2:POD
16
SCS40_0
LCDD1
-
-
DSP0_R3
_0
-
MDATA5
PPC_PCF
GR217
(0x00A2)
P2_17
GPIO_PO
DR2:POD
17
SCS41_0
LCDD2
-
-
DSP0_R4
_0
-
MDATA6
PPC_PCF
GR218
(0x00A4)
P2_18
GPIO_PO
DR2:POD
18
SCS42_0
LCDD3
-
-
DSP0_R5
_0
-
MDATA7
PPC_PCF
GR219
(0x00A6)
P2_19
GPIO_PO
DR2:POD
19
SCS43_0
LCDD4
-
-
DSP0_R6
_0
-
MAD0
PPC_PCF
GR300
(0x00C0)
P3_00
GPIO_PO
DR3:POD
00
-
TXD1_1
-
-
-
PPG4_TO
UT0_1
MAD15
PPC_PCF
GR301
(0x00C2)
P3_01
GPIO_PO
DR3:POD
01
SCK1_1
TXD2_1
-
-
-
PPG4_TO
UT2_1
MAD16
PPC_PCF
GR302
(0x00C4)
P3_02
GPIO_PO
DR3:POD
02
SOT1_1
TXD3_1
-
-
-
PPG5_TO
UT0_1
MAD17
PPC_PCF
GR303
(0x00C6)
P3_03
GPIO_PO
DR3:POD
03
SCS10_1
TXER_1
-
-
-
PPG5_TO
UT2_1
MAD18
PPC_PCF
GR304
(0x00C8)
P3_04
GPIO_PO
DR3:POD
04
SCS11_1
-
-
-
-
-
MAD19
Document Number: 002-10635 Rev. *H Page 155 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Port
Resource Functional Outputs
POF = 0
POF = 1
POF = 2
POF = 3
POF = 4
POF = 5
POF = 6
POF = 7
PPC_PCF
GR305
(0x00CA)
P3_05
GPIO_PO
DR3:POD
05
SCS12_1
-
-
-
-
-
MAD20
PPC_PCF
GR306
(0x00CC)
P3_06
GPIO_PO
DR3:POD
06
SCS13_1
MDIO_1
-
-
-
SOT4_1
MAD21
PPC_PCF
GR307
(0x00CE)
P3_07
GPIO_PO
DR3:POD
07
-
-
-
-
-
SCS42_1
MDQM1
PPC_PCF
GR308
(0x00D0)
P3_08
GPIO_PO
DR3:POD
08
-
SGA0_1
PPG6_TO
UT0_1
OCU0_O
TD0_1
-
-
-
PPC_PCF
GR309
(0x00D2)
P3_09
GPIO_PO
DR3:POD
09
SCK8_1
SGO0_1
PPG6_TO
UT2_1
OCU0_O
TD1_1
TOT0_1
-
-
PPC_PCF
GR310
(0x00D4)
P3_10
GPIO_PO
DR3:POD
10
SOT8_1
SGA1_1
PPG7_TO
UT0_1
OCU1_O
TD0_1
TRACE0_
1
-
TX0_1
PPC_PCF
GR311
(0x00D6)
P3_11
GPIO_PO
DR3:POD
11
SCS80_1
SGO1_1
PPG7_TO
UT2_1
OCU1_O
TD1_1
TOT1_1
TRACE1_
1
-
PPC_PCF
GR312
(0x00D8)
P3_12
GPIO_PO
DR3:POD
12
-
SGA2_1
PPG8_TO
UT0_1
OCU2_O
TD0_1
-
TRACE2_
1
TX1_1
PPC_PCF
GR313
(0x00DA)
P3_13
GPIO_PO
DR3:POD
13
SCK10_1
SGO2_1
PPG8_TO
UT2_1
OCU2_O
TD1_1
TOT16_1
TRACE3_
1
-
PPC_PCF
GR314
(0x00DC)
P3_14
GPIO_PO
DR3:POD
14
SOT10_1
SGA3_1
PPG9_TO
UT0_1
OCU8_O
TD0_1
-
TRACE_
CTL_1
-
PPC_PCF
GR315
(0x00DE)
P3_15
GPIO_PO
DR3:POD
15
SCS100_
1
SGO3_1
PPG9_TO
UT2_1
OCU8_O
TD1_1
TOT17_1
TRACE_
CLK_1
TX2_1
PPC_PCF
GR316
(0x00E0)
P3_16
GPIO_PO
DR3:POD
16
-
SGA4_1
PPG10_T
OUT0_1
OCU9_O
TD0_1
-
-
-
PPC_PCF
GR317
(0x00E2)
P3_17
GPIO_PO
DR3:POD
17
-
SGO4_1
PPG10_T
OUT2_1
OCU9_O
TD1_1
TOT48_1
-
TX3_1
PPC_PCF
GR318
(0x00E4)
P3_18
GPIO_PO
DR3:POD
18
-
-
PPG11_T
OUT0_1
OCU10_
OTD0_1
-
-
-
PPC_PCF
GR319
(0x00E6)
P3_19
GPIO_PO
DR3:POD
19
SCK9_1
-
PPG11_T
OUT2_1
OCU10_
OTD1_1
-
-
-
Document Number: 002-10635 Rev. *H Page 156 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Port
Resource Functional Outputs
POF = 0
POF = 1
POF = 2
POF = 3
POF = 4
POF = 5
POF = 6
POF = 7
PPC_PCF
GR320
(0x00E8)
P3_20
GPIO_PO
DR3:POD
20
SOT9_1
-
-
-
-
-
TX5_1
PPC_PCF
GR321
(0x00EA)
P3_21
GPIO_PO
DR3:POD
21
SCS90_1
-
-
-
TOT49_1
-
-
PPC_PCF
GR322
(0x00EC)
P3_22
GPIO_PO
DR3:POD
22
SCS91_1
-
-
-
-
-
-
PPC_PCF
GR323
(0x00EE)
P3_23
GPIO_PO
DR3:POD
23
-
-
-
-
SCS120_
1
-
TX6_1
PPC_PCF
GR324
(0x00F0)
P3_24
GPIO_PO
DR3:POD
24
SOT2_1
-
-
-
-
PPG12_T
OUT0_1
MDATA8
PPC_PCF
GR325
(0x00F2)
P3_25
GPIO_PO
DR3:POD
25
SCS20_1
-
-
-
I2S0_SD_
1
PPG12_T
OUT2_1
MDATA9
PPC_PCF
GR326
(0x00F4)
P3_26
GPIO_PO
DR3:POD
26
SCS21_1
-
-
-
I2S0_WS
_1
PPG13_T
OUT0_1
MDATA10
PPC_PCF
GR327
(0x00F6)
P3_27
GPIO_PO
DR3:POD
27
SCS22_1
-
-
-
I2S0_SC
K_1
PPG13_T
OUT2_1
MDATA11
PPC_PCF
GR328
(0x00F8)
P3_28
GPIO_PO
DR3:POD
28
-
-
-
-
-
PPG14_T
OUT2_1
MDATA12
PPC_PCF
GR329
(0x00FA)
P3_29
GPIO_PO
DR3:POD
29
SCK3_1
-
-
-
-
PPG15_T
OUT0_1
MDATA13
PPC_PCF
GR330
(0x00FC)
P3_30
GPIO_PO
DR3:POD
30
SOT3_1
-
-
-
-
PPG15_T
OUT2_1
MDATA14
PPC_PCF
GR331
(0x00FE)
P3_31
GPIO_PO
DR3:POD
31
SCS30_1
-
-
-
-
-
MDATA15
PPC_PCF
GR400
(0x0100)
P4_00
GPIO_PO
DR4:POD
00
-
-
-
-
-
-
-
PPC_PCF
GR401
(0x0102)
P4_01
GPIO_PO
DR4:POD
01
-
-
-
-
TX0_2
-
-
PPC_PCF
GR402
(0x0104)
P4_02
GPIO_PO
DR4:POD
02
-
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 157 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Port
Resource Functional Outputs
POF = 0
POF = 1
POF = 2
POF = 3
POF = 4
POF = 5
POF = 6
POF = 7
PPC_PCF
GR403
(0x0106)
P4_03
GPIO_PO
DR4:POD
03
-
-
SCS170_
1
-
-
-
-
PPC_PCF
GR404
(0x0108)
P4_04
GPIO_PO
DR4:POD
04
-
TXEN_1
SCK17_1
-
TX3_2
-
-
PPC_PCF
GR405
(0x010A)
P4_05
GPIO_PO
DR4:POD
05
-
TXD0_1
SOT17_1
-
-
-
-
PPC_PCF
GR406
(0x010C)
P4_06
GPIO_PO
DR4:POD
06
-
-
-
-
-
-
-
PPC_PCF
GR407
(0x010E)
P4_07
GPIO_PO
DR4:POD
07
-
-
-
-
-
-
-
PPC_PCF
GR408
(0x0110)
P4_08
GPIO_PO
DR4:POD
08
-
-
-
-
-
-
-
PPC_PCF
GR409
(0x0112)
P4_09
GPIO_PO
DR4:POD
09
-
-
-
-
-
-
-
PPC_PCF
GR410
(0x0114)
P4_10
GPIO_PO
DR4:POD
10
-
-
-
-
-
-
-
PPC_PCF
GR411
(0x0116)
P4_11
GPIO_PO
DR4:POD
11
-
-
-
-
-
-
-
PPC_PCF
GR412
(0x0118)
P4_12
GPIO_PO
DR4:POD
12
-
-
-
-
-
-
-
PPC_PCF
GR413
(0x011A)
P4_13
GPIO_PO
DR4:POD
13
-
-
-
-
-
-
-
PPC_PCF
GR414
(0x011C)
P4_14
GPIO_PO
DR4:POD
14
-
-
-
-
-
-
-
PPC_PCF
GR415
(0x011E)
P4_15
GPIO_PO
DR4:POD
15
-
-
-
-
-
-
-
PPC_PCF
GR416
(0x0120)
P4_16
GPIO_PO
DR4:POD
16
-
-
-
-
-
-
-
PPC_PCF
GR417
(0x0122)
P4_17
GPIO_PO
DR4:POD
17
-
-
-
-
SOT12_1
-
-
Document Number: 002-10635 Rev. *H Page 158 of 322
S6J3310/20/30/40 Series
Register
(Offset)
Port
Resource Functional Outputs
POF = 0
POF = 1
POF = 2
POF = 3
POF = 4
POF = 5
POF = 6
POF = 7
PPC_PCF
GR418
(0x0124)
P4_18
GPIO_PO
DR4:POD
18
-
-
-
-
-
-
-
PPC_PCF
GR419
(0x0126)
P4_19
GPIO_PO
DR4:POD
19
-
-
-
-
-
-
-
PPC_PCF
GR420
(0x0128)
P4_20
GPIO_PO
DR4:POD
20
-
-
-
-
SOT16_1
-
-
PPC_PCF
GR421
(0x012A)
P4_21
GPIO_PO
DR4:POD
21
-
-
-
-
SCK16_1
-
-
PPC_PCF
GR422
(0x012C)
P4_22
GPIO_PO
DR4:POD
22
-
-
-
-
SCS161_
1
-
-
PPC_PCF
GR423
(0x012E)
P4_23
GPIO_PO
DR4:POD
23
-
-
-
-
SCS160_
1
-
-
PPC_PCF
GR424
(0x0130)
P4_24
GPIO_PO
DR4:POD
24
-
-
-
-
-
-
-
PPC_PCF
GR425
(0x0132)
P4_25
GPIO_PO
DR4:POD
25
-
-
-
-
-
-
-
PPC_PCF
GR426
(0x0134)
P4_26
GPIO_PO
DR4:POD
26
-
-
-
-
-
-
-
PPC_PCF
GR427
(0x0136)
P4_27
GPIO_PO
DR4:POD
27
-
-
-
-
-
-
-
PPC_PCF
GR428
(0x0138)
P4_28
GPIO_PO
DR4:POD
28
-
-
-
-
-
-
-
PPC_PCF
GR429
(0x013A)
P4_29
GPIO_PO
DR4:POD
29
-
-
-
-
-
-
-
PPC_PCF
GR430
(0x013C)
P4_30
GPIO_PO
DR4:POD
30
-
-
-
-
-
-
-
PPC_PCF
GR431
(0x013E)
P4_31
GPIO_PO
DR4:POD
31
SCK2_1
-
-
-
-
-
-
Document Number: 002-10635 Rev. *H Page 159 of 322
S6J3310/20/30/40 Series
Notes:
The hyphen indicates that setting is prohibited. If setting the port will be operated as input independent on the register value
of the GPIO_DDR.
The register for P0_20 for POF exists though the port only supports input not supports output. The configuration of POF = 0
for the port does not affect anything.
Document Number: 002-10635 Rev. *H Page 160 of 322
S6J3310/20/30/40 Series
8. Precautions and Handling Devices
8.1 Handling Precautions
Any semiconductor devices have inherently a certain rate of failure. The possibility of failure is greatly affected by the conditions in
which they are used (circuit conditions, environmental conditions, etc.). This page describes precautions that must be observed to
minimize the chance of failure and to obtain higher reliability from your Cypress semiconductor devices.
8.1.1 Precautions for Product Design
This section describes precautions when designing electronic equipment using semiconductor devices.
Absolute Maximum Ratings
Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, and so on.) in excess
of certain established limits, called absolute maximum ratings. Do not exceed these ratings.
Recommended Operating Conditions
Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical
characteristics are warranted when operated within these ranges.
Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely
affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users
considering application outside the listed conditions are advised to contact their sales representative beforehand.
Processing and Protection of Pins
These precautions must be followed when handling the pins which connect semiconductor devices to power supply and
input/output functions.
(1) Preventing Over-Voltage and Over-Current Conditions
Exposure to voltage or current levels in excess of maximum ratings at any pin is likely to cause deterioration within the device and
in extreme cases leads to permanent damage of the device. Try to prevent such overvoltage or over-current conditions at the
design stage.
(2) Protection of Output Pins
Shorting of output pins to supply pins or other output pins, or connection to large capacitance can cause large current flows. Such
conditions if present for extended periods of time can damage the device.
Therefore, avoid this type of connection.
(3) Handling of Unused Input Pins
Unconnected input pins with very high impedance levels can adversely affect stability of operation. Such pins should be connected
through an appropriate resistance to a power supply pin or ground pin.
Document Number: 002-10635 Rev. *H Page 161 of 322
S6J3310/20/30/40 Series
8.1.2 Precautions for Package Mounting
Package mounting may be either lead insertion type or surface mount type. In either case, for heat resistance during soldering, you
should only mount under Cypress’s recommended conditions. For detailed information about mount conditions, contact your sales
representative.
Lead Insertion Type
Mounting of lead insertion type packages onto printed circuit boards may be done by two methods: direct soldering on the board,
or mounting by using a socket.
Direct mounting onto boards normally involves processes for inserting leads into through-holes on the board and using the flow
soldering (wave soldering) method of applying liquid solder. In this case, the soldering process usually causes leads to be
subjected to thermal stress in excess of the absolute ratings for storage temperature. Mounting processes should conform to
Cypress recommended mounting conditions.
If socket mounting is used, differences in surface treatment of the socket contacts and IC lead surfaces can lead to contact
deterioration after long periods. For this reason it is recommended that the surface treatment of socket contacts and IC leads be
verified before mounting.
Surface Mount Type
Surface mount packaging has longer and thinner leads than lead-insertion packaging, and therefore leads are more easily
deformed or bent. The use of packages with higher pin counts and narrower pin pitch results in increased susceptibility to open
connections caused by deformed pins, or shorting due to solder bridges.
You must use appropriate mounting techniques. Cypress recommends the solder reflow method, and has established a ranking of
mounting conditions for each product. Users are advised to mount packages in accordance with Cypress ranking of recommended
conditions.
Lead-Free Packaging
CAUTION: When ball grid array (BGA) packages with Sn-Ag-Cu balls are mounted using Sn-Pb eutectic soldering, junction
strength may be reduced under some conditions of use.
Storage of Semiconductor Devices
Because plastic chip packages are formed from plastic resins, exposure to natural environmental conditions will cause absorption
of moisture. During mounting, the application of heat to a package that has absorbed moisture can cause surfaces to peel,
reducing moisture resistance and causing packages to crack. To prevent, do the following:
(1) Avoid exposure to rapid temperature changes, which cause moisture to condense inside the product. Store products in
locations where temperature changes are slight.
(2) Use dry boxes for product storage. Products should be stored below 70 % relative humidity, and at temperatures between 5 ˚C
and 30 ˚C. When you open Dry Package that recommends humidity 40 % to 70 % relative humidity.
(3) When necessary, Cypress packages semiconductor devices in highly moisture-resistant aluminum laminate bags, with a silica
gel desiccant. Devices should be sealed in their aluminum laminate bags for storage.
(4) Avoid storing packages where they are exposed to corrosive gases or high levels of dust.
Baking
Packages that have absorbed moisture may be de-moisturized by baking (heat drying). Follow the Cypress recommended
conditions for baking.
Condition: 125 ˚C/24 h
Static Electricity
Because semiconductor devices are particularly susceptible to damage by static electricity, you must take the following
precautions:
(1) Maintain relative humidity in the working environment between 40 % and 70 %.
Use of an apparatus for ion generation may be needed to remove electricity.
(2) Electrically ground all conveyors, solder vessels, soldering irons and peripheral equipment.
(3) Eliminate static body electricity by the use of rings or bracelets connected to ground through high resistance (on the level of 1
MΩ).
Wearing of conductive clothing and shoes, use of conductive floor mats and other measures to minimize shock loads is
recommended.
(4) Ground all fixtures and instruments, or protect with anti-static measures.
Document Number: 002-10635 Rev. *H Page 162 of 322
S6J3310/20/30/40 Series
(5) Avoid the use of styrofoam or other highly static-prone materials for storage of completed board assemblies.
8.1.3 Precautions for Use Environment
Reliability of semiconductor devices depends on ambient temperature and other conditions as described above.
For reliable performance, do the following:
(1) Humidity
Prolonged use in high humidity can lead to leakage in devices as well as printed circuit boards. If high humidity levels are
anticipated, consider anti-humidity processing.
(2) Discharge of Static Electricity
When high-voltage charges exist close to semiconductor devices, discharges can cause abnormal operation. In such cases, use
anti-static measures or processing to prevent discharges.
(3) Corrosive Gases, Dust, or Oil
Exposure to corrosive gases or contact with dust or oil may lead to chemical reactions that will adversely affect the device. If you
use devices in such conditions, consider ways to prevent such exposure or to protect the devices.
(4) Radiation, Including Cosmic Radiation
Most devices are not designed for environments involving exposure to radiation or cosmic radiation. Users should provide shielding
as appropriate.
(5) Smoke, Flame
CAUTION: Plastic molded devices are flammable, and therefore should not be used near combustible substances. If devices begin
to smoke or burn, there is danger of the release of toxic gases.
Customers considering the use of Cypress products in other special environmental conditions should consult with sales
representatives.
Document Number: 002-10635 Rev. *H Page 163 of 322
S6J3310/20/30/40 Series
8.2 Handling Devices
For Latch-Up Prevention
The latch-up phenomenon may occur on a CMOS IC in the following cases: the voltage applied to an input or output pin is higher
than VCC or lower than VSS; or the voltage applied between a VCC pin and a VSS pin exceeds the rating. A latch-up causes a
rapid increase in the power supply current, possibly resulting in thermal damage to an element. When using the device, take
sufficient care not to exceed the maximum rating.
Also be careful that analog power supplies (AVCC5,AVRH5) and analog inputs do not exceed the digital power supply (VCC) at
the analog system power-on and power-off times.
The power-on sequence is as follows. Simultaneously turn on the digital supply voltage (VCC) and analog supply voltages
(AVCC5,AVRH5), or turn on the digital supply voltage (VCC) and then the analog supply voltages (AVCC5,AVRH5).
About Handling Unused Pins
Leaving unused input pins open may cause permanent damage from a malfunction or latch-up. Take measures for unused pins,
such as pulling up or pulling down the voltage with resistors of 2 kilo ohms or higher.
If there are any unused input/output pins, set them to the output state and then open them, or set them to the input state and
handle them in the same way as input pins.
About Power Supply Pins
If the device has multiple VCC and VSS pins, the device is designed in such a way that the pins that should be at the same
potential are connected to each other inside the device to prevent malfunctions such as latch-up. However, to reduce unwanted
emissions, prevent malfunctions of strobe signals caused by an increase of the ground level, and observe standards on total
output current, be sure to connect all the VCC and VSS pins to the power source and ground externally. Also handle all the VSS
power supply pins in this way as shown in the following diagram. If there are multiple VCC or VSS systems, the device does not
operate normally even within the guaranteed operating range.
Figure 8-1 Pin Assignment
In addition, consider connecting with low impedance from the power supply source to the VCC and VSS of this device.
We recommend connecting a ceramic capacitor as a bypass capacitor between VCC and VSS, near this device.
About the Crystal Oscillation Circuit
Noise entering the X0 or X1 pin may cause a malfunction. Design the printed circuit board in such a way that the X0 and X1 pins,
the crystal oscillator (or ceramic resonator), and a bypass capacitor to ground are located very close to the device.
We recommend that the printed circuit board artwork have the X0 and X1 pins enclosed by ground.
Document Number: 002-10635 Rev. *H Page 164 of 322
S6J3310/20/30/40 Series
About the Mode Pin (MODE)
Use mode pin MODE by directly connecting it to a VCC or VSS pin. To prevent noise from causing the device to accidentally enter
test mode, reduce the pattern length between each mode pin and a VCC or VSS pin on the printed circuit board, and connect
them with low impedance.
About the Power-on Time
To prevent the internal built-in voltage step-down circuit from malfunctioning, secure a voltage rising time of 50 µs (between 0.2
V and 2.7 V) or longer at the power-on time.
Point to Note during PLL Clock Operation
While a PLL clock is selected, if the oscillator breaks off or input stops, the PLL clock may continue operating with the free running
frequency of the internal self-oscillator circuit. This operation is outside of the guaranteed range.
Power Supply Pin Processing of an A/D Converter
Even when no A/D converter is used, establish a connection such that AVCC5 = AVRH5 = VCC5 and AVSS/AVRL5 = VSS.
Points to Note About Using External Clocks
External clocks are not supported.
External direct clock input cannot be used.
Power-on Sequence of the Power Supply Analog Inputs of an A/D Converter
Be sure to turn on the digital power supply (VCC) before the application of the power supplies (AVCC, AVRH, and AVRL) and
analog inputs (AN0 to AN63) of an A/D converter.
At the power-off time, turn off the power supplies and analog inputs of the A/D converter, and then turn off the digital power supply
(VCC). Perform these power-on and power-off operations without AVRH exceeding AVCC. Even when using a pin shared with an
analog input as an input port, do not allow the input voltage to exceed AVCC. (Turning on or off the analog supply voltage and
digital supply voltage simultaneously is not a problem.)
Method to Switch Off VCC12 during Power-Off Sequence
During power-off sequence, it is necessary to switch off VCC12 by driving PSC1 pin low by entering PSS mode (power domain 2
off). If VCC12 needs to be switched off by other means, RSTX needs to be asserted before switching off VCC12 to inactivate the
operation of VCC12 supplied domain below the operation assurance range.
About C Pin Processing
This device has a built-in voltage step-down circuit. Be sure to connect a capacitor to the C pin for internal stabilization of the
device. For the standard values, see "Recommended operating conditions" in the latest data sheet.
Precautions on Designing a Mounting Substrate
Measures against heat generation from the package must be taken for the mounting substrate to observe the absolute maximum
rating (operating temperature). Design a mounting substrate with 4 or more layers. Connect the back of the package stage and
the substrate pad with solder paste. Arrange thermal via holes on the substrate pad.
Notes on Writing to a Register Containing a Status Flag
In writing to a register containing a status flag (particularly an interrupt request flag, etc.) to control a function, it is important to
take care not to accidentally clear the status flag.
Therefore, before the write operation, configure the status bit such that the flag is not cleared, and then set the control bit to the
desired value.
Especially for control bits configured as a set of multiple bits, bit instructions cannot be used (bit instructions have only 1-bit
access). In such cases, byte, half-word, or word access is used to write to the control bits and a status flag simultaneously.
However, at this time, be careful not to accidentally clear bits other than the intended ones (the status flag bit in this case).
Note: Bit instructions take this point into account for registers that support bit-band units, so it does not need to be a concern. You
need to take care when using bit instructions for registers that do not support bit-band units.
Document Number: 002-10635 Rev. *H Page 165 of 322
S6J3310/20/30/40 Series
9. Electric Characteristics
9.1 Electrical Characteristics
This chapter contains target values and information.
Target values and information are subjects to change without notice.
9.1.1 Absolute Maximum Rating
Parameter
Symbol
Rating
Unit
Remarks
Min
Max
Power supply voltage*1, *2
VCC5
VSS-0.3
VSS+6.0
V
VCC53
VSS-0.3
VSS+6.0
V
VCC53 ≤ VCC5
VCC3
VSS-0.3
VSS+4.0
V
VCC3 ≤ VCC5
DVCC
VSS-0.3
VSS+6.0
V
VCC12
VSS-0.3
VSS+1.8
V
VCC12 AVCC5
Analog supply voltage*1, *2
AVCC5
VSS-0.3
VSS+6.0
V
AVCC5 ≤ VCC5
AVcc3_DAC
VSS-0.3
VSS+4.0
V
for DAC
Analog reference voltage*1
AVRH
VSS-0.3
VSS+6.0
V
AVRH ≤ AVCC5
Input voltage*1
VI1
VSS-0.3
VCC5+0.3
V
5 V pins not shared SMC
VI2
VSS-0.3
DVCC+0.3
V
5 V pins shared SMC
VI3
VSS-0.3
VCC3+0.3
V
3 V pins
VIE
VSS-0.3
VCC53+0.3
V
5 V/3 V pins
Analog pin input voltage*1
VIA
VSS-0.3
VCC5+0.3
V
Output voltage*1
VO1
VSS-0.3
VCC5+0.3
V
5 V pins not shared SMC
VO2
VSS-0.3
DVCC+0.3
V
5 V pins shared SMC
VO3
VSS-0.3
VCC3+0.3
V
3 V pins
VO4
VSS-0.3
VCC53+0.3
V
5 V/3 V pins
Maximum clamp current
|ICLAMP|
-
4
mA
*13, *A
Total maximum clamp current
Σ|ICLAMP |
-
20
mA
*13, *A
Total maximum clamp current
Σ|ICLAMP |
-
90
mA
*B
Total maximum clamp current
Σ|ICLAMP |
-
65
mA
*C
"L"-level maximum output
current*3
IOL1
-
3.5
mA
When setting is 1 mA*6, *7, *8
IOL2
-
7
mA
When setting is 2 mA*6, *7, *8,
*9
IOL3
-
10
mA
When setting is 5 mA*9
IOL4
-
16
mA
When setting is 10 mA*9
IOL6
-
40
mA
When setting is 30 mA*7
IOL7
-
8
mA
When setting is 3 mA *10
IOL8
-
11
mA
When setting is 6 mA *11
IOL9
-
21
mA
When setting is 15 mA *12
"L"-level average output current*4
IOLAV1
-
1
mA
When setting is 1 mA*6, *7, *8
IOLAV2
-
2
mA
When setting is 2 mA*6, *7, *8,
*9
IOLAV3
-
5
mA
When setting is 5 mA*9
IOLAV4
-
10
mA
When setting is 10 mA*9
IOLAV6
-
30
mA
When setting is 30 mA*7
IOLAV7
-
3
mA
When setting is 3 mA *10
IOLAV8
-
6
mA
When setting is 6 mA *11
IOLAV9
-
15
mA
When setting is 15 mA *12
"L"-level total output current*5
ΣIOL1
-
50
mA
*6, *10
ΣIOL2
-
250
mA
*7
Document Number: 002-10635 Rev. *H Page 166 of 322
S6J3310/20/30/40 Series
Parameter
Symbol
Rating
Unit
Remarks
Min
Max
"L"-level total output current*5
ΣIOL3
-
50
mA
*8
ΣIOL4
-
50
mA
*9, *11
"H"-level maximum output
current*3
IOH1
-
-3.5
mA
When setting is 1 mA*6, *7, *8
IOH2
-
-7
mA
When setting is 2 mA*6, *7, *8,
*9
IOH3
-
-10
mA
When setting is 5 mA*9
IOH4
-
-16
mA
When setting is 10 mA*9
IOH6
-
-40
mA
When setting is 30 mA*7
IOH8
-
-11
mA
When setting is 6 mA *11
IOH9
-
-21
mA
When setting is 15 mA *12
"H"-level average output
current*4
IOHAV1
-
-1
mA
When setting is 1 mA*6, *7, *8
IOHAV2
-
-2
mA
When setting is 2 mA*6, *7, *8,
*9
IOHAV3
-
-5
mA
When setting is 5 mA*9
IOHAV4
-
-10
mA
When setting is 10 mA*9
IOHAV6
-
-30
mA
When setting is 30 mA*7
IOHAV8
-
-6
mA
When setting is 6 mA *11
IOHAV9
-
-15
mA
When setting is 15 mA *12
"H"-level total output current*5
ΣIOH1
-
-50
mA
*6, *10
ΣIOH2
-
-250
mA
*7
ΣIOH3
-
-50
mA
*8
ΣIOH4
-
-50
mA
*9 *11
Power consumption
PD
-
2000
mW
-40 oC ≤ TA 105 oC
-
1100
mW
-40 oC ≤ TA 125 oC
Operating temperature
TA
-40
+105
oC
PD2000 mW
-40
+125
oC
PD1100 mW
System Thermal Resistance
Theta j-a1
-
17
oC/W
TEQFP
208
The minimum
value depends
on the system
specification of
heat radiation.
The described
value is
estimated under
the condition
which is
specified at
9.1.2
Recommended
Operating ”.
Theta j-a2
-
19
oC/W
TEQFP
176
Theta j-a3
-
20
oC/W
TEQFP
144
(0.5 mm
Pitch)
Theta j-a4
-
22
oC/W
TEQFP
144
(0.4 mm
Pitch)
Package Thermal Resistance
Psi j-t1
-
0.6
oC/W
TEQFP208
Psi j-t2
-
1.0
oC/W
TEQFP176
Psi j-t3
-
2.0
oC/W
TEQFP144 (0.5 mm Pitch)
Psi j-t4
-
2.0
oC/W
TEQFP144 (0.4 mm Pitch)
Storage temperature
Tstg
-55
+150
oC
Document Number: 002-10635 Rev. *H Page 167 of 322
S6J3310/20/30/40 Series
*1 These parameters are based on the condition that VSS = AVSS = DVSS = 0.0 V.
*2 Take care that DVCC, AVCC5 do not exceed VCC5 at, for example, the power-on time.
*3 The maximum output current is defined as the value of the peak current flowing through any one of the corresponding pins.
*4 The average output current is defined as the value of the average current flowing through any one of the corresponding pins for
a 10 ms period. The average value is the operation current × the operation ratio.
*5 The total output current is defined as the maximum current value flowing through all of corresponding pins.
*6 Output of 5 V pins.
*7 Output of SMC pins.
*8 Output of 5 V/3 V pins.
*9 Output of 3 V pins.
*10 Output of I2C.
*11 Output of Media LB pins
*12 Output of DSP0_CLK pins
*13 VI or VO should never exceed the specified ratings. However, if the maximum current to/from an input is limited by a suitable
external resistor, the ICLAMP rating supersedes the VI rating.
*A Relevant pins: All general-purpose ports and analog input pins
Corresponding pins: all general-purpose ports
Use within recommended operating conditions.
Use at DC voltage (current).
The +B signal should always be applied by connecting a limiting resistor between the +B signal and the microcontroller.
The value of the limiting resistor should be set so that the current input to the microcontroller pin does not exceed rated
values at any time regardless of instantaneously or constantly when the +B signal is input.
Note that when the microcontroller drive current is low, such as in the low power consumption modes, the + B input potential
can increase the potential at the VCC pin via a protective diode, possibly affecting other devices.
Note that if the + B signal is input when the microcontroller is off (not fixed at 0 V), since the power is supplied through the
pin, the microcontroller may operate incompletely.
Note that if the +B signal is input at power-on, since the power is supplied through the pin, the power-on reset may not
function in the power supply voltage.
Do not leave + B input pins open.
Example of a recommended circuit
WARNING:
Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage, current
or temperature) in excess of absolute maximum ratings. Do not exceed any of these ratings.
Document Number: 002-10635 Rev. *H Page 168 of 322
S6J3310/20/30/40 Series
*B Relevant pins: All general-purpose ports and analog input pins
Corresponding pins: all general-purpose ports
Use within recommended operating conditions.
Use at DC voltage (current).
MCU is operational, IO is driving LOW level (i.e. NMOS transistor active), there are negative biased pulses (-B signal) applied
to active IO according to following specification (must not be exceeded).
Pulse condition specification:
U_pulse = max -40 V
T_pulse = max 1 ms
#_pulse = max 5000
Current and Power Dissipation
U_peak = -40 V
R_serial = 22 k
=> I_pin = 1.8 mA
U_out = -0.1 V (current drawn mainly over NMOS transistor)
=> I_total = 50 pins x 1.8 mA = 90 mA
=> P_total = 50 pins x (1.8 mA x 0.1 V) = 9 mW
I_total and P_total are within allowed limits of extended specification.
The - B signal should always be applied by connecting a limiting resistor between the - B signal and the microcontroller.
The value of the limiting resistor should be set so that the current input to the microcontroller pin does not exceed rated
values at any time regardless of instantaneously or constantly when the - B signal is input.
Do not leave - B input pins open.
Example of a recommended circuit
WARNING:
Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage, current
or temperature) in excess of absolute maximum ratings. Do not exceed any of these ratings.
Document Number: 002-10635 Rev. *H Page 169 of 322
S6J3310/20/30/40 Series
*C Relevant pins: All general-purpose ports and analog input pins
Corresponding pins: all general-purpose ports
Use within non operation conditions. The device is not supplied (VCC5: off, VCC12: off, VCC53: off).
Use at DC voltage (current).
MCU is non-operational, PCB is in reverse polarity condition (supply of the MCU is off), negative biased voltage level (-B
signal) is applied to inactive IO according to following specification (must not be exceeded).
Reverse polarity condition specification:
U_reverse = max -28 V
T_reverse = max 4 h
Current and Power Dissipation
U_reverse = -28 V
R_serial = 22 k
=> I_pin = 1.3 mA
U_out = -0.7 V (current drawn mainly over clamping diodes)
=> I_total = 50 pins x 1.3 mA = 65 mA
=> P_total = 50 pins x (1.3 mA x 0.7 V) = 46 mW
I_total and P_total are within allowed limits of extended specification.
The - B signal should always be applied by connecting a limiting resistor between the - B signal and the microcontroller.
The value of the limiting resistor should be set so that the current input to the microcontroller pin does not exceed rated
values at any time regardless of instantaneously or constantly when the - B signal is input.
Do not leave - B input pins open.
Example of a recommended circuit
WARNING:
Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage, current
or temperature) in excess of absolute maximum ratings. Do not exceed any of these ratings.
Document Number: 002-10635 Rev. *H Page 170 of 322
S6J3310/20/30/40 Series
9.1.2 Recommended Operating Condition
Parameter
Symbol
Pin Name
Rating
Unit
Remarks
Min
Max
Supply voltage
Recommended operation
assurance range*4
VCC5
VCC5
4.5
5.5
V
*1
3
3.6
*2 *3
VCC53
VCC53
4.5
5.5
V
*1
3
3.6
V
DVCC
DVCC
4.5
5.5
V
*1 *3
3.0
3.6
*2
AVCC5
AVCC5
4.5
5.5
V
*1
3
3.6
*2 *3
VCC3
VCC3
3
3.6
V
VCC12
VCC12
1.09
1.21
V
AVCC3_DAC
AVCC3_DAC
3
3.6
V
Supply voltage
Operation assurance range
VCC5
VCC5
3.5
5.5
V
*1
2.7
3.6
*2 *3
VCC53
VCC53
2.7
5.5
V
*1
2.7
3.6
DVCC
DVCC
3.5
5.5
V
*1 *3
2.7
3.6
*2
AVCC5
AVCC5
3.5
5.5
V
*1
2.7
3.6
*2 *3
VCC3
VCC3
2.7
3.6
V
VCC12
VCC12
1.09
1.21
V
*5
AVCC3_DAC
AVCC3_DAC
2.7
3.6
V
Smoothing capacitor*
CS
C
4.7
µF
Tolerance of up to
±40 %
Operating temperature
TA
-
-40
105
oC
PD 2000 mW
TA
-
-40
125
oC
PD 1100 mW
*1:For S6J33xxxSx or S6J33xxxUx or S6J33xxxTx or S6J33xxxVx option.
*2:For S6J33xxxBx or S6J33xxxDx or S6J33xxxFx or S6J33xxxHx option.
*3:For S6J33xxxAx or S6J33xxxCx or S6J33xxxEx or S6J33xxxGx option.
*4:Corresponding functions for Low voltage monitoring of supply voltage are described in CHAPTER 13 Low Voltage Detection of
S6J3300 Series Hardware Manual.
The detection/release threshold values of following LVD channels are potentially below supply range defined in 9.1.2
Recommended operating condition (refer to "9.1.4.11 Low Voltage Detection (External Voltage)” and “9.1.4.12 Low Voltage
Detection (Internal Voltage)" for detection/release threshold values for these LVD channels):
LVDL0
LVDL1
LVDL2
LVDH0
LVDH1
LVDH2
Document Number: 002-10635 Rev. *H Page 171 of 322
S6J3310/20/30/40 Series
When it is used outside recommended range (this is the range of guaranteed operation), contact your sales representative.
The initial detection voltage of the external low voltage detection is 2.6 V ± 3.5 %*2 *3 (LVDH1/LVDH2) or 0.8 V ± 3.5 % (LVDL2).
This LVD setting and internal LVD (LVDL0/LVDL1) cannot be used to reliably generate a reset before voltage dips below
minimum guaranteed MCU operation voltage, as these detection levels are below the minimum guaranteed MCU operation
voltage.
- Please use these LVD channels with your own risk
- Please monitor the external power supplies on the PCB if needed
*5:When the voltage of Vcc12 is in the out of range against supply voltage operation assurance, the operation of circuit which
Vcc12 used as the power source becomes unstable status. In that case, the value of each registers including RESCAUSEUR
Register cannot be guaranteed, so these flags should don't care by software processing
*: For the connections of smoothing capacitor CS, see the following diagram.
C Pin Connection Diagram
CS
C
VSS
AVSS
DVSS
Notes:
The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All
of the electrical characteristics of the device are warranted when the device is operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges
may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating
conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are
advised to contact sales representatives beforehand.
Required power supply sequence is the following:
{VCC5 -> AVCC5} -> [DVCC or VCC53 or VCC3 or AVCC3_DAC or VCC12]
Note that power supplies inside "[ ]" can be turned on in arbitrary order and "{ }" can be turned on in shown sequence or
simultaneously.
Document Number: 002-10635 Rev. *H Page 172 of 322
S6J3310/20/30/40 Series
Notes:
TA: Ambient temperature (JEDEC)
TC: Case temperature (JEDEC), the maximum measured temperature of package case top.
Both rating of TA and TC should simultaneously be satisfied as maximum operation temperature.
The following condition should be satisfied in order to facilitate heat dissipation.
1. Four or more layers PCB should be used.
2. The area of PCB should be 114.3 mm x 76.2 mm or more, and the thickness should be 1.6 mm or more. (JEDEC
standard)
3. One layer of middle layers at least should be used for dedicated layer to radiate heat with residual copper rate 90 %
or more. The layer can be used for system ground.
4. 35 % or more of the die stage area which is exposed at back surface of package should be soldered to a part of 1st
layer.
5. The part of 1st layer should be connected to the dedicated heat radiation layer with more than 10 thermal via holes.
Example thermal via holes on PCB
The above figure is a schematic diagram showing PCB in section.
Thermal via holes should closely be placed and aligned with lands.
It is recommended to connect the land pattern to the VSS-ground level (GND plan of inner layer bellow the MCU) as thermal
heat sink.
Document Number: 002-10635 Rev. *H Page 173 of 322
S6J3310/20/30/40 Series
9.1.3 DC Characteristics
(TA: Recommended operating conditions, VCC5,VCC53 = 5.0 V ± 10 %, VCC3 = 3.3 V ± 0.3 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
"H" level
Input
voltage
VIH1
P0_00 to
P0_20,
P2_09 to
P2_19,
P3_00 to
P3_07,
P3_24 to
P3_31,
P4_00 to P4_07
CMOS hysteresis
input level is selected
0.7×VCC53
-
VCC53+0.3
V
VIH2
Automotive
input level is selected
0.8×VCC53
-
VCC53+0.3
V
VIH3
TTL
input level is selected
2.0
-
VCC53+0.3
V
VIH4
P1_03 to
P1_16, P3_08
to P3_23,
P4_08 to P4_23
CMOS hysteresis
input level is selected
0.7×VCC5
-
VCC5+0.3
V
VIH5
Automotive
input level is selected
0.8×VCC5
-
VCC5+0.3
V
VIH6
P1_09, P1_10,
P1_15, P1_16
TTL
input level is selected
2.0
-
VCC5+0.3
V
VIH7
P1_17 to
P1_31, P2_00
to P2_08,
P4_24 to P4_31
CMOS hysteresis
input level is selected
0.7×DVCC
-
DVCC+0.3
V
VIH8
Automotive
input level is selected
0.8×DVCC
-
DVCC+0.3
V
VIH9
RSTX
NMIX
-
0.7×VCC5
-
VCC5+0.3
V
VIH10
MD
-
0.7×VCC5
-
VCC5+0.3
V
VIH11
JTAG_NTRST
JTAG_TCK
JTAG_TDI
JTAG_TMS
-
2.7
-
VCC5+0.3
V
VIH12
P0_21 to
P0_31, P1_00
to P1_02
CMOS hysteresis
input level is selected
0.7×VCC3
-
VCC3+0.3
V
VIH13
P0_21 to P0_31
TTL
input level is selected
2.0
-
VCC3+0.3
V
VIH14
P1_00 to P1_02
-
1.7
-
VCC3+0.3
V
MediaLB
Document Number: 002-10635 Rev. *H Page 174 of 322
S6J3310/20/30/40 Series
(TA: Recommended operating conditions, VCC5,VCC53 = 5.0 V ± 10%, VCC3 = 3.3 V ± 0.3 V, VSS = DVSS = AVSS =0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
"L" level
Input
voltage
VIL1
P0_00 to
P0_20, P2_09
to P2_19,
P3_00 to
P3_07, P3_24
to P3_31,
P4_00 to P4_07
CMOS hysteresis
input level is selected
Vss-0.3
-
0.3×VCC5
3
V
VIL2
Automotive
input level is selected
Vss-0.3
-
0.5×VCC5
3
V
VIL3
TTL
input level is selected
Vss-0.3
-
0.8
V
VIL4
P1_03 to
P1_16, P3_08
to P3_23,
P4_08 to P4_23
CMOS hysteresis
input level is selected
Vss-0.3
-
0.3×VCC5
V
VIL5
Automotive
input level is selected
Vss-0.3
-
0.5×VCC5
V
VIL6
P1_09, P1_10,
P1_15, P1_16
TTL
input level is selected
Vss-0.3
-
0.8
V
VIL7
P1_17 to
P1_31, P2_00
to P2_08,
P4_24 to P4_31
CMOS hysteresis
input level is selected
Vss-0.3
-
0.3×DVC
C
V
VIL8
Automotive
input level is selected
Vss-0.3
-
0.5×DVC
C
V
VIL9
RSTX
NMIX
-
Vss-0.3
-
0.3×VCC5
V
VIL10
MD
-
Vss-0.3
-
0.3×VCC5
V
VIL11
JTAG_NTRST
JTAG_TCK
JTAG_TDI
JTAG_TMS
-
Vss-0.3
-
0.8
V
VIL12
P0_21 to
P0_31, P1_00
to P1_02
CMOS hysteresis
input level is selected
Vss-0.3
-
0.3×VCC3
V
VIL13
P0_21 to P0_31
TTL
input level is selected
Vss-0.3
-
0.8
V
VIL14
P1_00 to P1_02
-
Vss-0.3
-
0.7
V
MediaLB
Document Number: 002-10635 Rev. *H Page 175 of 322
S6J3310/20/30/40 Series
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Hysteresis
voltage
VHYS1
P0_00 to
P0_20, P2_09
to P2_19,
P3_00 to
P3_07, P3_24
to P3_31,
P4_00 to P4_07
CMOS hysteresis
input level is selected
-
0.05×V
CC53
-
V
VHYS2
Automotive
input level is selected
-
0.03×V
CC53
-
V
VHYS3
TTL
input level is selected
-
0.035
-
V
VHYS4
P1_03 to
P1_16, P3_08
to P3_23,
P4_08 to P4_23
CMOS hysteresis
input level is selected
-
0.05×V
CC5
-
V
VHYS5
Automotive
input level is selected
-
0.03×V
CC5
-
V
VHYS6
P1_09, P1_10,
P1_15, P1_16
TTL
input level is selected
-
0.035
-
V
VHYS7
P1_17 to
P1_31, P2_00
to P2_08,
P4_24 to P4_31
CMOS hysteresis
input level is selected
-
0.05×D
VCC
-
V
VHYS8
Automotive
input level is selected
-
0.03×D
VCC
-
V
VHYS9
RSTX
NMIX
-
-
0.05×V
CC5
-
V
VHYS10
MD
-
-
0.05×V
CC5
-
V
VHYS11
JTAG_NTRST
JTAG_TCK
JTAG_TDI
JTAG_TMS
-
-
0.035
-
V
VHYS12
P0_21 to
P0_31, P1_00
to P1_02
CMOS hysteresis
input level is selected
-
0.05×V
CC3
-
V
VHYS13
P0_21 to P0_31
TTL
input level is selected
-
0.035
-
V
VHYS14
P1_00 to P1_02
-
-
0.080
-
V
MediaLB
Document Number: 002-10635 Rev. *H Page 176 of 322
S6J3310/20/30/40 Series
(TA: Recommended operating conditions, VCC5,VCC53,DVCC = 5.0 V ± 10 %, VCC3 = 3.3 V ± 0.3 V, VSS = DVSS = AVSS =0.0 V)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
"H" level
output
voltage
VOH1
P0_00 to P0_19,
P2_09 to P2_11,
P2_13 to P2_19,
P3_00 to P3_07,
P3_24 to P3_31,
P4_00 to P4_07
VCC53 = 4.5 V
IOH = -1.0 mA
VCC53 - 0.5
-
VCC53
V
ODR[1:0]=
2b00
VCC53 = 3.0 V
IOH=-0.5 mA
VOH2
VCC53 = 4.5 V
IOH = -2.0 mA
VCC53 - 0.5
-
VCC53
V
ODR[1:0]=
2b01
VCC53 = 3.0 V
IOH = -1.0 mA
VOH3
VCC53 = 4.5 V
IOH = -5.0 mA
VCC53 - 0.5
-
VCC53
V
ODR[1:0]=
2b10
VCC53 = 3.0 V
IOH = -2.0 mA
VOH4
P1_03 to P1_16,
P3_08 to P3_23,
P4_08 to P4_23
VCC5 = 4.5 V
IOH = -1.0 mA
VCC5 - 0.5
-
VCC5
V
VOH5
VCC5 = 4.5 V
IOH = -2.0 mA
VCC5 - 0.5
-
VCC5
V
VOH6
VCC5 = 4.5 V
IOH = -5.0 mA
VCC5 - 0.5
-
VCC5
V
VOH7
PSC_1
VCC5 = 4.5 V
IOH = -2.0 mA
VCC5 - 0.5
-
VCC5
V
VOH8
JTAG_TDO
VCC5 = 4.5 V
IOH = -5.0 mA
VCC5 - 0.5
-
VCC5
V
VOH10
P1_17 to P1_31,
P2_00 to P2_08,
P4_24 to P4_31
DVCC = 4.5 V
IOH = -1.0 mA
DVCC - 0.5
-
DVCC
V
VOH11
DVCC = 4.5 V
IOH = -2.0 mA
DVCC - 0.5
-
DVCC
V
VOH12
DVCC = 4.5 V
IOH = -5.0 mA
DVCC - 0.5
-
DVCC
V
VOH13
DVCC = 4.5 V
IOH = -30.0 mA
DVCC - 0.5
-
DVCC
V
SMC
VOH14
DVCC = 4.5 V
IOH = -40.0 mA
DVCC - 0.5
-
DVCC
V
SMC
Tj = -40
oC
VOH15
P0_21 to P0_31,
P1_00 to P1_02
VCC3 = 3.0 V
IOH = -2.0 mA
VCC3 - 0.5
-
VCC3
V
VOH16
VCC3 = 3.0 V
IOH = -5.0 mA
VCC3 - 0.5
-
VCC3
V
VOH17
VCC3 = 3.0 V
IOH = -6.0 mA
VCC3 - 0.5
-
VCC3
V
VOH18
VCC3 = 3.0 V
IOH = -15.0 mA
VCC3 - 0. 5
-
VCC3
V
Document Number: 002-10635 Rev. *H Page 177 of 322
S6J3310/20/30/40 Series
(TA: Recommended operating conditions, VCC5,VCC53,DVCC = 5.0 V ± 10%, VCC3 = 3.3 V ± 0.3 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
"H" level
output
voltage
VOH19
P2_12
VCC53 = 4.5 V
IOH = -1.0 mA
VCC53 - 0.5
-
VCC53
V
ODR[1:0]
= 2b00
VOH20
VCC53 = 3.0 V
IOH = -0.5 mA
VOH21
VCC53 = 4.5 V
IOH = -2.0 mA
VCC53 - 0.5
-
VCC53
V
ODR[1:0]
= 2b01
VOH22
VCC53 = 3.0 V
IOH = -1.0 mA
VOH23
VCC53 = 4.5 V
IOH = -5.0 mA
VCC53 - 0.5
-
VCC53
V
ODR[1:0]
= 2b10
VOH24
VCC53 = 3.0 V
IOH = -2.0 mA
VOH26
VCC53 = 3.0 V
IOH = -15.0 mA
VCC53 - 0.5
-
Vcc53
V
ODR[1:0]
= 2b11
Document Number: 002-10635 Rev. *H Page 178 of 322
S6J3310/20/30/40 Series
(TA: Recommended operating conditions, VCC5,VCC53,DVCC = 5.0 V ± 10 %, VCC3 = 3.3 V ± 0.3 V,
VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
"L" level
output
voltage
VOL1
P0_00 to P0_19,
P2_09 to P2_11,
P2_13 to P2_19,
P3_00 to P3_07,
P3_24 to P3_31,
P4_00 to P4_07
VCC53 = 4.5 V
IOL = 1.0 mA
0
-
0.4
V
ODR[1:0] =
2b00
VCC53 = 3.0 V
IOL = 0.5 mA
VOL2
VCC53 = 4.5 V
IOL = 2.0 mA
0
-
0.4
V
ODR[1:0] =
2b01
VCC53 = 3.0 V
IOL = 1.0 mA
VOL3
VCC53 = 4.5 V
IOL = 5.0 mA
0
-
0.4
V
ODR[1:0] =
2b10
VCC53 = 3.0 V
IOL = 2.0 mA
VOL4
P1_03 to P1_16,
P3_08 to P3_23,
P4_08 to P4_23
VCC5 = 4.5 V
IOL = 1.0 mA
0
-
0.4
V
VOL5
VCC5 = 4.5 V
IOL = 2.0 mA
0
-
0.4
V
VOL6
VCC5 = 4.5 V
IOL = 5.0 mA
0
-
0.4
V
VOL7
PSC_1
VCC5 = 4.5 V
IOL = 2.0 mA
0
-
0.4
V
VOL8
JTAG_TDO
VCC5 = 4.5 V
IOL = 5.0 mA
0
-
0.4
V
VOL9
P1_09, P1_10,
P1_15, P1_16
VCC5 = 4.5 V
IOL = 3.0 mA
0
-
0.4
V
I2C
VOL10
P1_17 to P1_31,
P2_00 to P2_08,
P4_24 to P4_31
DVCC = 4.5 V
IOL = 1.0 mA
0
-
0.4
V
VOL11
DVCC = 4.5 V
IOL = 2.0 mA
0
-
0.4
V
VOL12
DVCC = 4.5 V
IOL = 5.0 mA
0
-
0.4
V
VOL13
DVCC = 4.5 V
IOL = 30.0 mA
0
-
0.55
V
SMC
VOL14
DVCC = 4.5 V
IOL = 40.0 mA
0
-
0.55
V
SMC
Tj = -40 oC
VOL15
P0_21 to P0_31,
P1_00 to P1_02
VCC3 = 3.0 V
IOL = 2.0 mA
0
-
0.4
V
VOL16
VCC3 = 3.0 V
IOL = 5.0 mA
0
-
0.4
V
VOL17
VCC3 = 3.0 V
IOL = 6.0 mA
0
-
0.4
V
VOL18
VCC3 = 3.0 V
IOL = 15.0 mA
0
-
0.4
V
Document Number: 002-10635 Rev. *H Page 179 of 322
S6J3310/20/30/40 Series
(TA: Recommended operating conditions, VCC5,VCC53,DVCC = 5.0 V ± 10 %, VCC3 = 3.3 V ± 0.3 V,
VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
"L" level
output
voltage
VOL19
P2_12
VCC53 = 4.5 V
IOL = 1.0 mA
0
-
0.4
V
ODR[1:0]
= 2b00
VOL20
VCC53 = 3.0 V
IOL = 0.5 mA
VOL21
VCC53 = 4.5 V
IOL = 2.0 mA
0
-
0.4
V
ODR[1:0]
= 2b01
VOL22
VCC53 = 3.0 V
IOL = 1.0 mA
VOL23
VCC53 = 4.5 V
IOL = 5.0 mA
0
-
0.4
V
ODR[1:0]
= 2b10
VOL24
VCC53 = 3.0 V
IOL = 2.0 mA
VOL26
VCC53 = 3.0 V
IOL = 15.0 mA
0
-
0.4
V
ODR[1:0]
= 2b11
Document Number: 002-10635 Rev. *H Page 180 of 322
S6J3310/20/30/40 Series
(TA: Recommended operating conditions, VCC5,VCC53,DVCC = 5.0 V ± 10 %, VCC3 = 3.3 V ± 0.3 V,
VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Input
leakage
current
IIL
P0_00 to P0_20,
P1_03 to P1_31,
P2_00 to P2_19,
P3_00 to P3_31,
P4_00 to P4_31
VCC5 = VCC53 =
DVCC =
AVCC = 5.5 V
VSS < VI < VCC
-5
-
+5
µA
5 V pins
5 V/3 V
pins
P0_21 to P0_31,
P1_00 to P1_02
VCC3 = 3.6 V
VSS < VI < VCC3
-10
-
+10
µA
3 V pins
Pull-up
resistor
RUP1
RSTX, NMIX
-
25
50
100
RUP2
P0_00 to P0_20,
P1_03 to P1_31,
P2_00 to P2_19,
P3_00 to P3_31,
P4_00 to P4_31
Pull-up resistor
selected
25
50
100
5 V pins
5 V/3 V
pins
RUP3
P0_21 to P0_31,
P1_00 to P1_02
Pull-up resistor
selected
17
50
66
3 V pins
RUP4
JTAG_TDI,
JTAG_TMS,
JTAG_TCK
-
25
50
100
Pull-down
resistor
Rdown1
P0_00 to P0_20,
P1_03 to P1_31,
P2_00 to P2_19,
P3_00 to P3_31,
P4_00 to P4_31
Pull-down resistor
selected
25
50
100
5 V pins
5 V/3 V
pins
Rdown2
P0_21 to P0_31,
P1_00 to P1_02
Pull-down resistor
selected
17
50
66
3 V pins
Rdown3
JTAG_NTRST
-
25
50
100
Input
capacitance
CIN1
P0_00 to P0_31,
P1_00 to P1_16,
P2_09 to P2_19,
P3_00 to P3_31,
P4_00 to P4_23
-
-
5
15
pF
CIN2
P1_17 to P1_31,
P2_00 to P2_08,
P4_24 to P4_31
-
-
15
45
pF
When
using
SMC
Document Number: 002-10635 Rev. *H Page 181 of 322
S6J3310/20/30/40 Series
(TA: Recommended operating conditions, VCC5,VCC53,DVCC = 5.0 V ± 10 %, VCC3 = 3.3 V ± 0.3 V,
VCC12 = 1.15 V ± 0.06 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Power
supply
current
ICC12
VCC12
Normal
operation
-
315
775
mA
TA = -40 ~ 105 C
CPU:240MHz, HPM:120 MHz
(CPU:200 MHz, HPM:200 MHz)
GDC: 200 MHz
-
-
395
mA
Example use case *1
TA = -40 ~ 105 C
CPU:60 MHz, HPM:60 MHz
GDC: 60 MHz
Flash
write/erase
-
320
780
mA
TA = -40 ~ 105 C
CPU:240 MHz, HPM:120 MHz
(CPU:200 MHz, HPM:200 MHz)
GDC: 200 MHz
ICCH12
Timer/ Stop
Mode
-
-
420
mA
ICC5
VCC5
Normal
operation
-
25
45
mA
Flash
write/erase
-
-
60
mA
Document Number: 002-10635 Rev. *H Page 182 of 322
S6J3310/20/30/40 Series
(TA: Recommended operating conditions, VCC5,VCC53,DVCC = 5.0 V ± 10 %, VCC3 = 3.3 V ± 0.3 V,
VCC12 = 1.15 V ± 0.06 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Power
supply
current
ICCT5
VCC5
Timer mode
-
370
810
µA
TA = 25 C. 4 MHz crystal for
main oscillator
PD1 = ON, PD4_0 = ON,
PD4_1 = ON
-
360
780
µA
TA = 25 C. 4 MHz crystal for
main oscillator.
PD1 = ON, PD4_0 = ON or
PD4_1 = ON
-
350
750
µA
TA = 25 C. 4 MHz crystal for
main oscillator.
PD1 = ON
-
450
890
µA
TA = 25 C. 8 MHz crystal for
main oscillator
PD1 = ON, PD4_0 = ON,
PD4_1 = ON
-
440
860
µA
TA = 25 C. 8 MHz crystal for
main oscillator.
PD1 = ON, PD4_0 = ON or
PD4_1 = ON
-
430
830
µA
TA = 25 C. 8 MHz crystal for
main oscillator.
PD1 = ON
-
110
430
µA
TA = 25 C. 32 kHz crystal
for sub oscillator
PD1 = ON, PD4_0 = ON,
PD4_1 = ON
-
100
400
µA
TA = 25 C. 32 kHz crystal
for sub oscillator.
PD1 = ON, PD4_0 = ON or
PD4_1 = ON
-
90
370
µA
TA = 25 C. 32 kHz crystal
for sub oscillator.
PD1 = ON
ICCH5
Stop mode
-
100
400
µA
TA = 25 C.
PD1 = ON, PD4_0 = ON,
PD4_1 = ON
-
90
370
µA
TA = 25 C.
PD1 = ON, PD4_0 = ON or
PD4_1 = ON
-
80
340
µA
TA = 25 C.
PD1 = ON
*1: Example use case at following condition
CPU:60MHz, HPM:60MHz, GDC: 60MHz
Peripherals:
- DMAC active (WorkFlash => SystemRAM)
- All timers active
- 6 SMCs, 1 CAN, 2LIN, 1SPI, PWMs, ADCs
Display controller:
- 2 (= all) layers active (60 MHz, noise RGBA, 32 bpp, 2048 x 5 pixels)
- Any other resources inactive
- IOs no toggle
Document Number: 002-10635 Rev. *H Page 183 of 322
S6J3310/20/30/40 Series
(TA: Recommended operating conditions, VCC5,VCC53,DVCC = 5.0 V ± 10 %, VCC3 = 3.3 V ± 0.3 V,
VCC12 = 1.15 V ± 0.06 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Power
supply
current *
ICCT5
VCC5
Timer mode
-
345
630
µA
TA = 25 C. 4 MHz crystal for
main oscillator
PD1 = ON, PD4_0 = ON,
PD4_1 = ON
-
340
625
µA
TA = 25 C. 4 MHz crystal for
main oscillator.
PD1 = ON, PD4_0 = ON or
PD4_1 = ON
-
335
620
µA
TA = 25 C. 4 MHz crystal for
main oscillator.
PD1 = ON
-
420
705
µA
TA = 25 C. 8 MHz crystal for
main oscillator
PD1 = ON, PD4_0 = ON,
PD4_1 = ON
-
415
700
µA
TA = 25 C. 8 MHz crystal for
main oscillator.
PD1 = ON, PD4_0 = ON or
PD4_1 = ON
-
410
695
µA
TA = 25 C. 8 MHz crystal for
main oscillator.
PD1 = ON
-
80
135
µA
TA = 25 C. 32 kHz crystal
for sub oscillator
PD1 = ON, PD4_0 = ON,
PD4_1 = ON
-
75
130
µA
TA = 25 C. 32 kHz crystal
for sub oscillator.
PD1 = ON, PD4_0 = ON or
PD4_1 = ON
-
70
125
µA
TA = 25 C. 32 kHz crystal
for sub oscillator.
PD1 = ON
ICCH5
Stop mode
-
75
130
µA
TA = 25 C.
PD1 = ON, PD4_0 = ON,
PD4_1 = ON
-
70
125
µA
TA = 25 C.
PD1 = ON, PD4_0 = ON or
PD4_1 = ON
-
65
120
µA
TA = 25 C.
PD1 = ON
* Electric Characteristics for S6J33xxxxE.
Document Number: 002-10635 Rev. *H Page 184 of 322
S6J3310/20/30/40 Series
(TA: Recommended operating conditions, VCC5,VCC53,DVCC = 5.0 V ± 10 %, VCC3 = 3.3 V ± 0.3 V,
VCC12 = 1.15 V ± 0.06 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
High current
output drive
capacity
Phase-to-phase
deviation1
Delta-VOH13
PWM1Pn,
PWM1Mn,
PWM2Pn,
PWM2Mn (n
= 0 to 5)
DVCC = 4.5 V
IOH = -30.0 mA
Maximum
deviation of
VOH13
-
-
90
mV
*
High current
output drive
capacity
Phase-to-phase
deviation2
Delta-VOL13
DVCC = 4.5 V
IOL = 30.0 mA
Maximum
deviation of
VOL13
-
-
90
mV
*
LCD divider
resistor
RLCD
V0 to V1,
V1 to V2,
V2 to V3
-
6.25
12.5
25
COM0 to
COM3
output
impedance
RVCOM
COMm
(m = 0 to 3)
-
-
-
4.5
SEG00 to
SEG31
output
impedance
RVSEG
SEGn
(n = 00 to 31)
-
-
-
17
LCDC leak
current
ILCDC
V0 to V3,
COMm
(m = 0 to 3),
SEGn
(n = 00 to 31)
TA = 25 C
-0.5
-
+0.5
µA
*: If PWM1P0/PWM1M0/PWM2P0/PWM2M0 of ch.0 is turned on simultaneously, the maximum deviation of VOH13 / VOL13 for each
pin is defined. Same for other channels.
Document Number: 002-10635 Rev. *H Page 185 of 322
S6J3310/20/30/40 Series
9.1.4 AC Characteristics
9.1.4.1 Source Clock Timing (TA: Recommended operating conditions, Vcc5 = 5.0 V ±10 %, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Source oscillation
clock frequency
FC
X0, X1
-
3.6
-
16.0
MHz
Source oscillation
clock cycle time
tCYL
X0, X1
-
62.5
-
277.8
ns
CAN PLL jitter
(when locked)
tPJ
-
-
-10
-
10
ns
Internal Slow CR
oscillation frequency
FCRS
-
-
50
100
150
kHz
Internal Fast CR
oscillation frequency
FCRF
-
-
2.40
4.00
5.61-
MHz
Before
trim
3.20
4.00
4.81
MHz
After trim
Notes:
The maximum/minimum values have been standardized with the main clock and PLL clock in use.
Jitter of source oscillator must be smaller than 300 ppm.
Enough evaluation and adjustment are recommended using oscillator on your system board.
X0 and X1 clock timing
X0
tCYL
CAN PLL jitter
A time difference from the ideal clock is guaranteed for each cycle period within 20,000 cycles.
Ideal clock
Slow
Fast
PLL output
Document Number: 002-10635 Rev. *H Page 186 of 322
S6J3310/20/30/40 Series
9.1.4.2 Sub Clock Timing (TA: Recommended operating conditions, Vcc5 = 5.0 V ±10 %, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Source oscillation
clock frequency
FCL
X0A,
X1A
-
-
32.768
-
kHz
Source oscillation
clock cycle time
tLCYL
X0A,
X1A
-
-
30.52
-
µs
X0A and X1A clock timing
X0A
tLCYL
Document Number: 002-10635 Rev. *H Page 187 of 322
S6J3310/20/30/40 Series
9.1.4.3 Internal Clock Timing (S6J3310)
This chapter shows the TARGET characteristics for internal clock timing at the current stage.
In the column symbol, same clock names as described in CHAPTER 5: CLOCK SYSTEM of TraveoTM Platform Hardware
Manual are used.
Corresponding functions for these clocks are described in CHAPTER 5: CLOCK CONFIGURATION of S6J3300 Series
Hardware Manual. (TA: Recommended operating conditions, VCC5 = 5.0 V ±10 %, VCC12 = 1.15 V ± 0.06 V, VSS = 0.0 V)
Parameter
Symbol
Value
Unit
Remarks
Max *1
Max *2
Max *3
Internal clock
frequency
FSSCG0
480
400
360
MHz
SSCG0 output clock *4
FSSCG1
400
400
400
MHz
SSCG1 output clock *4
FSSCG2
320
320
320
MHz
SSCG2 output clock *4
FSSCG3
400
400
400
MHz
SSCG3 output clock *4
FPLL0
480
400
360
MHz
PLL0 output clock *4
FPLL1
400
400
400
MHz
PLL1 output clock *4
FPLL2
400
400
400
MHz
PLL2 output clock *4
FPLL3
480
480
480
MHz
PLL3 output clock *4
FCLK_CPU0
240
200
180
MHz
FCLK_SHE
240
200
180
MHz
FCLK_FCLK
80
66.7
90
MHz
FCLK_ATB
120
100
90
MHz
FCLK_DBG
120
100
90
MHz
FCLK_HPM
120
200
180
MHz
FCLK_HPM2
60
100
90
MHz
FCLK_DMA
120
200
180
MHz
FCLK_MEMC
120
200
180
MHz
FCLK_EXTBUS
40
40
30
MHz
FCLK_SYSC1
40
40
60
MHz
FCLK_HAPP0A0
40
40
30
MHz
Unused
FCLK_HAPP0A1
40
40
30
MHz
Unused
FCLK_HAPP1B0
80
50
60
MHz
FCLK_HAPP1B1
40
50
30
MHz
Unused
FCLK_LLPBM
240
200
180
MHz
FCLK_LLPBM2
120
100
90
MHz
FCLK_LCP
80
50
60
MHz
FCLK_LCP0
40
40
30
MHz
FCLK_LCP0A
80
66.7
60
MHz
FCLK_LCP1
40
40
30
MHz
Unused
FCLK_LCP1A
80
66.7
60
MHz
FCLK_LAPP0
40
40
30
MHz
Unused
FCLK_LAPP0A
40
40
30
MHz
Unused
FCLK_LAPP1
40
40
30
MHz
Unused
FCLK_LAPP1A
40
40
30
MHz
Unused
FCLK_TRC
100
100
100
MHz
FCLK_CD1
200
200
200
MHz
FCLK_CD1A0
100
100
100
MHz
Unused
FCLK_CD1A1
100
100
100
MHz
Unused
FCLK_CD1B0
100
100
100
MHz
Unused
FCLK_CD1B1
100
100
100
MHz
Unused
FCLK_CD2
200
200
200
MHz
Unused
FCLK_CD2A0
200
200
200
MHz
FCLK_CD2A1
200
200
200
MHz
Unused
FCLK_CD2B0
200
200
200
MHz
Unused
FCLK_CD2B1
200
200
200
MHz
Unused
FCLK_CD3
80
80
80
MHz
Unused
FCLK_CD3A0
80
80
80
MHz
FCLK_CD3A1
80
80
80
MHz
Unused
Document Number: 002-10635 Rev. *H Page 188 of 322
S6J3310/20/30/40 Series
Parameter
Symbol
Value
Unit
Remarks
Max *1
Max *2
Max *3
Internal clock
frequency
FCLK_CD3B0
80
80
80
MHz
Unused
FCLK_CD3B1
80
80
80
MHz
Unused
FCLK_CD4
200
200
200
MHz
FCLK_CD4A0
200
200
200
MHz
Unused
FCLK_CD4A1
200
200
200
MHz
Unused
FCLK_CD4B0
200
200
200
MHz
Unused
FCLK_CD4B1
200
200
200
MHz
Unused
FCLK_CD5
240
240
240
MHz
FCLK_CD5A0
120
120
120
MHz
FCLK_CD5A1
120
120
120
MHz
Unused
FCLK_CD5B0
60
60
60
MHz
FCLK_CD5B1
60
60
60
MHz
Unused
FCLK_HSSPI
200
200
200
MHz
FCLK_SYSC0H
80
66.7
60
MHz
FCLK_COMH
80
66.7
60
MHz
FCLK_RAM0H
80
66.7
60
MHz
FCLK_RAM1H
80
66.7
60
MHz
FCLK_SYSC0P
80
66.7
60
MHz
FCLK_COMP
80
66.7
60
MHz
*1: Target maximum clock frequencies when CPU clock = 240MHz
*2: Target maximum clock frequencies when CPU clock = 200MHz
*3: Target maximum clock frequencies when CPU clock = 180MHz
*4: The PLLx/SSCGx cannot set under 200MHz.
- Note that Ta = 125 condition is not supported in this product type.
When using SSCG_PLL output for these internal clock, the MAX value of frequency has the following restrictions.
- On the presumption that the modulation mode of SSCG_PLL is used with down spread,
the MAX value of the frequency is standardized.
- This means that MAX value of frequency is the maximum value when SSCG_PLL was modulated.
- "Unused" means a clock source which doesn’t have any supply destinations. Configure it as disable with performing at the lower
clock frequency than the described maximum.
Document Number: 002-10635 Rev. *H Page 189 of 322
S6J3310/20/30/40 Series
Operation assurance range
Relationship between the internal clock frequency and supply voltage
Note: CPU will be reset, when the power supply voltage is equal to or less than LVD setting voltage.
5.5
4.5
3.5
2
4
Maximum frequency
of each clock
Frequency [MHz]
Power supply VCC5 [V]
1.21
1.09
2
4
Maximum frequency
of each clock
Frequency [MHz]
Power supply VCC12 [V]
Recommended guaranteed
operation range
Guaranteed
operation range
PLL guaranteed
operation range
Document Number: 002-10635 Rev. *H Page 190 of 322
S6J3310/20/30/40 Series
Relationship between the oscillation clock frequency and internal clock frequency
Internal Operation Clock Frequency
Main
Clock
PLL Clock
Multiplied
by 1
Multiplied
by 2
Multiplied
by 15
Multiplied
by 30
Multiplied
by 40
Multiplied
by 60
Oscillation
clock
frequency
[MHz]
4
2
4
8
60
120
160
240
8
4
8
16
120
240
16
8
16
32
240
Oscillation circuit example
Note:
For the configuration of an oscillation circuit, request the oscillator manufacturer to perform a circuit matching
evaluation before starting design.
AC characteristics are specified by the following measurement reference voltage values.
Input signal waveform
Output signal waveform
Hysteresis input pin (Automotive)
0.5VCC5
0.8VCC5
Output pin
0.8V
2.4V
Hysteresis input pin (CMOS Schmitt)
0.3VCC5
0.7VCC5
0.3VCC3
0.7VCC3
Hysteresis input pin (TTL)
0.8V
2.0V
X1
X0
R
C
2
C
1
Document Number: 002-10635 Rev. *H Page 191 of 322
S6J3310/20/30/40 Series
9.1.4.4 Reset Input (TA: Recommended operating conditions, Vcc5 = 5.0 V ±10 %, VSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Reset
input time
tRSTL
RSTX
-
10
-
µs
Width for reset
input removal
1
-
µs
RSTX
0.2Vcc
0.2Vcc
tRSTL
Document Number: 002-10635 Rev. *H Page 192 of 322
S6J3310/20/30/40 Series
9.1.4.5 Power-on Conditions (TA: Recommended operating conditions, VSS = 0.0 V)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Level detection
voltage
-
VCC5
-
2.2
2.4
2.6
V
Level detection
hysteresis width
-
VCC5
-
-
100
-
mV
Level detection
time
-
-
-
-
-
40
μs
*1
Power off time
tOFF
VCC5
-
100
-
-
μs
*2
Power ramp rate
dV/dt
VCC5
VCC5:
1.5 V to 2.6
V
-
-
1
V/µs
*3
Maximum ramp
rate guaranteed to
not generate
power-on reset
|dV/dt|
VCC5
VCC5:
Between 2.4
V and 4.5 V
-
-
50
mV/µs
*4
*1: This specification is at 1 V/μs of power ramp rate.
*2: VCC5 must be held below 1.5 V for a minimum period of tOFF.
*3: Power ramp rate must be 1 V/us or less from 1.5 V to 2.6 V.
Power-on can detect by satisfying power ramp rate when power off time is satisfied.
*4: This specification is specified the power supply fluctuation after power on detection. When VCC5 voltage is between 2.4 V and
4.5 V, the power supply fluctuation is below 50 mV/us, the detection of power-on is suppressed. The power-on does not detect
in any power fluctuation between 4.5 V and 5.5 V.
Notes:
When using S6J3310/20/30/40, *2 and *3 must be satisfied. When neither *2 nor *3 can be satisfied, assert external reset
(RSTX) at power up and any brownout event.
Power off time, Power ramp rate
VCC
tOFF
1.5V
1.5V
dV/dt
2.6V
Maximum ramp rate guaranteed to not generate power-on reset
VCC
2.4V
|dV/dt|
5.5V
|dV/dt|
4.5V
Document Number: 002-10635 Rev. *H Page 193 of 322
S6J3310/20/30/40 Series
9.1.4.6 Multi-Function Serial
UART (asynchronous serial interface) timing (SMR:MD2-0 = 0b000, 0b001)
(1) External Clock Selected (BGR:EXT = 1)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ±0.3 V, Vcc5 = DVcc = 5.0 V ± 10 % /3.3 V ± 0.3 V,
Vcc53 = 5.0 V ±10 % / 3.3 V ± 0.3 V, VSS = DVSS = 0.0 V, VCC12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Serial clock
"L" pulse width
tSLSH
SCK0 to SCK4,
SCK8 to SCK12
-
tCLK_LCPnA*1
+10
-
ns
SCK16 to
SCK17
tCLK_COMP +10
-
ns
Serial clock
"H" pulse width
tSHSL
SCK0 to SCK4,
SCK8 to SCK12
tCLK_LCPnA*1
+10
-
ns
SCK16 to
SCK17
tCLK_COMP +10
-
ns
SCK falling time
tF
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to
SCK17
-
5
ns
SCK rising time
tR
-
5
ns
*1: n = 0:ch.0 to ch.4, n = 1:ch.8 to ch.12
External clock selected
SCK
tSHSL
VIL
VIH
VIH
tR
tSLSH
tF
VIL
VIH
VIL
Document Number: 002-10635 Rev. *H Page 194 of 322
S6J3310/20/30/40 Series
CSIO timing (SMR:MD2-0 = 0b010)
(1) Normal Synchronous Transfer (SCR:SPI = 0) and Mark Level "H" of Serial Clock Output (SMR:SCINV = 0)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, Vcc5 = DVcc = 5.0 V ± 10 % /3.3 V ± 0.3 V,
Vcc53 = 5.0 V ±10 % / 3.3 V ± 0.3 V, VSS = DVSS = 0.0 V, VCC12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Serial clock
cycle time
tSCYC
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12
Master
Mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
8tCLK_LCPnA*1
-
ns
-
SCK16 to SCK17
8tCLK_COMP
-
ns
SCK ↓ → SOT
delay time
tSLOVI
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SOT0, SOT1,
SOT2_1,
SOT3_1, SOT4,
SOT8 to SOT12,
SOT16 to SOT17
-30
+30
ns
Valid SIN → SCK
setup time
tIVSHI
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SIN0, SIN1, SIN2_1,
SIN3_1, SIN4,
SIN8 to SIN12,
SIN16 to SIN17
40
-
ns
SCK ↑→ Valid SIN
hold time
tSHIXI
0
-
ns
Serial clock
cycle time
tSCYC
SCK2_0, SCK3_0
Master
Mode
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA)
2tCLK_LCPnA*1
-
ns
-
SCK ↓ → SOT
delay time
tSLOVI
SCK2_0, SCK3_0,
SOT2_0, SOT3_0
-7.5
+7.5
ns
Valid SIN → SCK
setup time
tIVSHI
SCK2_0, SCK3_0,
SIN2_0, SIN3_0
10
-
ns
SCK ↑→ Valid SIN
hold time
tSHIXI
0
-
ns
Document Number: 002-10635 Rev. *H Page 195 of 322
S6J3310/20/30/40 Series
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Serial clock
"H" pulse width
tSHSL
SCK0 to SCK4,
SCK8 to SCK12
Slave
Mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
4tCLK_LCPnA*1
-
ns
-
SCK16 to SCK17
4tCLK_COMP
-
ns
Serial clock
"L" pulse width
tSLSH
SCK0 to SCK4,
SCK8 to SCK12
4tCLK_LCPnA*1
-
ns
SCK16 to SCK17
4tCLK_COMP
-
ns
SCK ↓→ SOT
delay time
tSLOVE
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SOT0 to SOT4,
SOT8 to SOT12,
SOT16 to SOT17
-
40
ns
Valid SIN → SCK
setup time
tIVSHE
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SIN0 to SIN4,
SIN8 to SIN12,
SIN16 to SIN17
10
-
ns
SCK ↑ → Valid
SIN
hold time
tSHIXE
10
-
ns
SCK falling time
tF
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17
-
5
ns
SCK rising time
tR
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17
-
5
ns
*1: n = 0:ch.0 to ch.4, n = 1:ch.8 to ch.12
Notes:
This table provides the alternate current standard for CLK synchronous mode.
CL is the load capability value connected to the pin at the test time.
The maximum baud rate is limited by the internal operating clock used and other parameters.
For details, see the Traveo™ Platform Hardware Manual.
Document Number: 002-10635 Rev. *H Page 196 of 322
S6J3310/20/30/40 Series
Master mode
tSCYC
VOL
tSLOVI
tIVSHI tSHIXI
VIH
VIL
VOH
VOL
SCK
SOT
SIN
VIH
VIL
VOH
Slave mode
tSLSH
VIL
tSLOVE
tIVSHE tSHIXE
VIH
VIL
VOH
VOL
SCK
SOT
SIN
VIH
VIL
tF
VIH
VIL
VIH
tSHSL
tR
VIH
Document Number: 002-10635 Rev. *H Page 197 of 322
S6J3310/20/30/40 Series
(2) Normal Synchronous Transfer (SCR:SPI = 0) and Mark Level "L" of Serial Clock Output (SMR:SCINV = 1)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, Vcc5 = DVcc = 5.0 V ± 10% /3.3 V ± 0.3 V,
Vcc53 = 5.0 V ± 10 % / 3.3 V ± 0.3 V, VSS = DVSS = 0.0 V, VCC12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Serial clock
cycle time
tSCYC
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12
Master
Mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
8tCLK_LCPnA*1
-
ns
SCK16 to SCK17
8tCLK_COMP
-
ns
SCK ↑ → SOT
delay time
tSHOVI
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SOT0, SOT1,
SOT2_1,
SOT3_1, SOT4,
SOT8 to SOT12,
SOT16 to SOT17
-30
+30
ns
Valid SIN → SCK
setup time
tIVSLI
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SIN0, SIN1, SIN2_1,
SIN3_1, SIN4,
SIN8 to SIN12,
SIN16 to SIN17
40
-
ns
SCK ↓ → Valid
SIN
hold time
tSLIXI
0
-
ns
Document Number: 002-10635 Rev. *H Page 198 of 322
S6J3310/20/30/40 Series
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Serial clock
cycle time
tSCYC
SCK2_0, SCK3_0
Master
Mode
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA)
2tCLK_LCPnA*1
-
ns
SCK ↓ → SOT
delay time
tSHOVI
SCK2_0, SCK3_0,
SOT2_0, SOT3_0
-7.5
+7.5
ns
Valid SIN → SCK
setup time
tIVSLI
SCK2_0, SCK3_0,
SIN2_0, SIN3_0
10
-
ns
SCK ↑→ Valid SIN
hold time
tSLIXI
0
-
ns
Serial clock
"H" pulse width
tSHSL
SCK0 to SCK4,
SCK8 to SCK12
Slave
Mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
4tCLK_LCPnA*1
-
ns
SCK16 to SCK17
4tCLK_COMP
-
ns
Serial clock
"L" pulse width
tSLSH
SCK0 to SCK4,
SCK8 to SCK12
4tCLK_LCPnA*1
-
ns
SCK16 to SCK17
4tCLK_COMP
-
ns
SCK ↑ → SOT
delay time
tSHOVE
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SOT0 to SOT4,
SOT8 to SOT12,
SOT16 to SOT17
-
40
ns
Valid SIN → SCK
setup time
tIVSLE
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SIN0 to SIN4,
SIN8 to SIN12,
SIN16 to SIN17
10
-
ns
SCK ↓ → Valid
SIN
hold time
tSLIXE
10
-
ns
SCK falling time
tF
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17
-
5
ns
SCK rising time
tR
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17
-
5
ns
*1: n = 0:ch.0 to ch.4, n = 1:ch.8 to ch.12
Notes:
This table provides the alternate current standard for CLK synchronous mode.
CL is the load capability value connected to the pin at the test time.
The maximum baud rate is limited by the internal operating clock used and other parameters.
For details, see the Traveo™ Platform Hardware Manual.
Document Number: 002-10635 Rev. *H Page 199 of 322
S6J3310/20/30/40 Series
Master mode
tSCYC
VOH
tSHOVI
tIVSLI tSLIXI
VIH
VIL
VOH
VOL
SCK
SOT
SIN
VIH
VIL
VOL
Slave mode
tSHSL
VIL
tSHOVE
tIVSLE tSLIXE
VIH
VIL
VOH
VOL
SCK
SOT
SIN
VIH
VIL
tR
VIH
VIL
VIH
tSLSH
tF
VIL
Document Number: 002-10635 Rev. *H Page 200 of 322
S6J3310/20/30/40 Series
(3) SPI Supported (SCR:SPI = 1), and Mark Level "H" of Serial Clock Output (SMR:SCINV = 0)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, Vcc5 = DVcc = 5.0 V ± 10 % /3.3 V ± 0.3 V,
Vcc53 = 5.0 V ± 10 % / 3.3 V ± 0.3 V, VSS = DVSS = 0.0 V, VCC12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Serial clock
cycle time
tSCYC
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12
Master
Mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
8tCLK_LCPnA*1
-
ns
-
SCK16 to SCK17
8tCLK_COMP
-
ns
SCK ↑ → SOT
delay time
tSHOVI
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SOT0, SOT1,
SOT2_1,
SOT3_1, SOT4,
SOT8 to SOT12,
SOT16 to SOT17
-30
+30
ns
Valid SIN → SCK
setup time
tIVSLI
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SIN0, SIN1, SIN2_1,
SIN3_1, SIN4,
SIN8 to SIN12,
SIN16 to SIN17
40
-
ns
SCK ↓ → Valid
SIN
hold time
tSLIXI
0
-
ns
SOT → SCK ↓
delay time
tSOVLI
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SOT0, SOT1,
SOT2_1,
SOT3_1, SOT4,
SOT8 to SOT12,
SOT16 to SOT17
4tCLK_LCPnA*1 -
30
-
ns
SCK16 to SCK17
SOT16 to SOT17
4tCLK_COMP*1 -
30
-
ns
-
Serial clock
cycle time
tSCYC
SCK2_0, SCK3_0
Master
Mode
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA)
2tCLK_LCPnA*1
-
ns
-
SCK ↑ → SOT
delay time
tSHOVI
SCK2_0, SCK3_0,
SOT2_0, SOT3_0
-7.5
+7.5
ns
Valid SIN → SCK
setup time
tIVSHI
SCK2_0, SCK3_0,
SIN2_0, SIN3_0
10
-
ns
SCK ↑→ Valid SIN
hold time
tSHIXI
0
-
ns
SOT → SCK ↓
delay time
tSOVLI
SCK2_0, SCK3_0,
SOT2_0, SOT3_0
tCLK_LCPnA*1 -
7.5
-
ns
Document Number: 002-10635 Rev. *H Page 201 of 322
S6J3310/20/30/40 Series
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Serial clock
"H" pulse width
tSHSL
SCK0 to SCK4,
SCK8 to SCK12
Slave
Mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
4tCLK_LCPnA*1
-
ns
SCK16 to SCK17
4tCLK_COMP
-
ns
Serial clock
"L" pulse width
tSLSH
SCK0 to SCK4,
SCK8 to SCK12
4tCLK_LCPnA*1
-
ns
SCK16 to SCK17
4tCLK_COMP
-
ns
SCK ↑ → SOT
delay time
tSHOVE
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SOT0 to SOT4,
SOT8 to SOT12,
SOT16 to SOT17
-
40
ns
Valid SIN → SCK
setup time
tIVSLE
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SIN0 to SIN4,
SIN8 to SIN12,
SIN16 to SIN17
10
-
ns
SCK ↓ → Valid
SIN
hold time
tSLIXE
10
-
ns
SCK falling time
tF
SCK0 to SCK4,
SCK8 to SCK12
SCK16 to SCK17
-
5
ns
SCK rising time
tR
SCK0 to SCK4,
SCK8 to SCK12
SCK16 to SCK17
-
5
ns
*1: n = 0:ch.0 to ch.4, n = 1:ch.8 to ch.12
Notes:
This table provides the alternate current standard for CLK synchronous mode.
CL is the load capability value connected to the pin at the test time.
The maximum baud rate is limited by the internal operating clock used and other parameters.
For details, see the Traveo™ Platform Hardware Manual.
Master mode
tSCYC
VOL
tSOVLI
tSLIXI
VIH
VIL
VOH
VOL
SCK
SOT
SIN
VIH
VIL
VOH
VOH
VOL
tIVSLI
tSHOVI
VOL
Document Number: 002-10635 Rev. *H Page 202 of 322
S6J3310/20/30/40 Series
Slave mode
tSLSH
VIL
tF
tSLIXE
VIH
VIL
VOH
VOL
SCK
SOT
SIN
VIH
VIL
VIH
VOH
VOL
tIVSLE
tSHOVE
VIL
VIH
VIH
VIL
tSHSL
tR
*
* Changes when writing to the TDR register
Document Number: 002-10635 Rev. *H Page 203 of 322
S6J3310/20/30/40 Series
(4) SPI Supported (SCR:SPI = 1), and Mark Level "L" of Serial Clock Output (SMR:SCINV = 1)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, Vcc5 = DVcc = 5.0 V ± 10 % /3.3 V ± 0.3 V,
Vcc53 = 5.0 V ± 10 % / 3.3 V ± 0.3 V, VSS = DVSS = 0.0 V, VCC12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Serial clock
cycle time
tSCYC
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12
Master
Mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
8tCLK_LCPnA*1
-
ns
-
SCK16 to SCK17
8tCLK_COMP
-
ns
SCK ↓ -> SOT
delay time
tSLOVI
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SOT0, SOT1,
SOT2_1,
SOT3_1, SOT4,
SOT8 to SOT12,
SOT16 to SOT17
-30
+30
ns
Valid SIN -> SCK
setup time
tIVSHI
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SIN0, SIN1, SIN2_1,
SIN3_1, SIN4,
SIN8 to SIN12,
SIN16 to SIN17
40
-
ns
SCK ↑ -> Valid
SIN
hold time
tSHIXI
0
-
ns
SOT -> SCK ↑
delay time
tSOVHI
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SOT0, SOT1,
SOT2_1,
SOT3_1, SOT4,
SOT8 to SOT12,
SOT16 to SOT17
4tCLK_LCPnA*1 -
30
-
ns
SCK16 to SCK17
SOT16 to SOT17
4tCLK_COMP -
30
-
ns
Serial clock
cycle time
tSCYC
SCK2_0, SCK3_0
Master
Mode
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA)
2tCLK_LCPnA*1
-
ns
-
SCK ↓ -> SOT
delay time
tSLOVI
SCK2_0, SCK3_0,
SOT2_0, SOT3_0
-7.5
+7.5
ns
Valid SIN -> SCK
setup time
tIVSHI
SCK2_0, SCK3_0,
SIN2_0, SIN3_0
10
-
ns
SCK ↑ -> Valid
SIN
hold time
tSHIXI
0
-
ns
SOT -> SCK ↑
delay time
tSOVHI
SCK2_0, SCK3_0,
SOT2_0, SOT3_0
tCLK_LCPnA*1 -
7.5
-
ns
Document Number: 002-10635 Rev. *H Page 204 of 322
S6J3310/20/30/40 Series
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Serial clock
"H" pulse width
tSHSL
SCK0 to SCK4,
SCK8 to SCK12
Slave
Mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
4tCLK_LCPnA*1
-
ns
-
SCK16 to SCK17
4tCLK_COMP
-
ns
Serial clock
"L" pulse width
tSLSH
SCK0 to SCK4,
SCK8 to SCK12
4tCLK_LCPnA*1
-
ns
SCK16 to SCK17
4tCLK_COMP
-
ns
SCK ↓ -> SOT
delay time
tSLOVE
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SOT0 to SOT4,
SOT8 to SOT12,
SOT16 to SOT17
-
40
ns
Valid SIN -> SCK
setup time
tIVSHE
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SIN0 to SIN4,
SIN8 to SIN12,
SIN16 to SIN17
10
-
ns
SCK ↑ -> Valid
SIN
hold time
tSHIXE
10
-
ns
SCK falling time
tF
SCK0 to SCK4,
SCK8 to SCK12
SCK16 to SCK17
-
5
ns
SCK rising time
tR
SCK0 to SCK4,
SCK8 to SCK12
SCK16 to SCK17
-
5
ns
*1: n = 0:ch.0 to ch.4, n = 1:ch.8 to ch.12
Notes:
This table provides the alternate current standard for CLK synchronous mode.
CL is the load capability value connected to the pin at the test time.
The maximum baud rate is limited by the internal operating clock used and other parameters.
For details, see the Traveo™ Platform Hardware Manual.
Master mode
tSCYC
VOH
tSOVHI
tSHIXI
VIH
VIL
VOH
VOL
SCK
SOT
SIN
VIH
VIL
VOL
VOH
VOL
tIVSHI
tSLOVI
VOH
Document Number: 002-10635 Rev. *H Page 205 of 322
S6J3310/20/30/40 Series
Slave mode
tSHSL
VIL
tR
tSHIXE
VIH
VIL
VOH
VOL
SCK
SOT
SIN
VIH
VIL
VIH
VOH
VOL
tIVSHE
tSLOV
E
VIL
VIH
VIH
VIL
tSLSH
tF
*
* Changes when writing to the TDR register
Document Number: 002-10635 Rev. *H Page 206 of 322
S6J3310/20/30/40 Series
(5) Serial Chip Select Used (SCSCR:CSEN = 1)
Mark level "H" of serial clock output (SMR, SCSFR:SCINV = 0)
Inactive level "H" of serial chip select (SCSCR, SCSFR:CSLVL = 1)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, Vcc5 = DVcc = 5.0 V ± 10% /3.3 V ± 0.3 V,
Vcc53 = 5.0 V ± 10 % / 3.3 V ± 0.3 V, VSS = DVSS = 0.0 V, VCC12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
SCS ↑ → SCK ↓
setup time
tCSSI
SCK0, SCK1, SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SCS0x, SCS1x,
SCS2x_1,
SCS3x_1, SCS4,
SCS8x to SCS12x,
SCS16x to SCS17x
Master
Mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
tCSSU*1-15
-
ns
SCK ↑ → SCS ↑
hold time
tCSHI
tCSHD*2+0
-
ns
SCS
deselect time
tCSDI
SCS0x, SCS1x,
SCS2x_1,
SCS3x_1, SCS4,
SCS8x to SCS12x
tCSDS*3-15
+5tCLK_LCPnA*4
-
ns
SCS16x to SCS17x
tCSDS*3-15
+5tCLK_COMP
-
ns
SCS ↑ → SCK ↓
setup time
tCSSI
SCK2_0, SCK3_0,
SCS2x_0, SCS3x_0
Master
Mode
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA)
tCSSU*1-10
-
ns
SCK ↑ → SCS ↑
hold time
tCSHI
tCSHD*2+0
-
ns
SCS
deselect time
tCSDI
SCS2x_0, SCS3x_0
tCSDS*3-10
+5tCLK_LCPnA*4
-
ns
SCS ↓ → SCK ↓
setup time
tCSSE
SCK0 to SCK4,
SCK8 to SCK12
SCS0x to SCS4x,
SCS8x to SCS12x
Slave
Mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
4tCLK_LCPnA*4
+15
-
ns
SCK16 to SCK17,
SCS16x to SCS17x
4tCLK_COMP
+15
-
ns
SCK ↑ → SCS ↑
hold time
tCSHE
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17,
SCS0x to SCS4x,
SCS8x to SCS12x,
SCS16x to SCS17x
0
-
ns
SCS
deselect time
tCSDE
SCS0x to SCS4x,
SCS8x to SCS12x
4tCLK_LCPnA*4
+15
-
ns
SCS16x to SCS17x
4tCLK_COMP
+15
-
ns
SCS ↓ → SOT
delay time
tDSE
SCS0x to SCS4x,
SCS8x to SCS12x,
SCS16x to SCS17x,
SOT0 to SOT4,
SOT8 to SOT12,
SOT16 to SOT17
-
40
ns
SCS ↑ → SOT
delay time
tDEE
0
-
ns
Document Number: 002-10635 Rev. *H Page 207 of 322
S6J3310/20/30/40 Series
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
SCK ↓ → SCS ↓
clock switching
time
tSCC
SCK0, SCK1, SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCS0x, SCS1x,
SCS2x_1,
SCS3x_1, SCS4,
SCS8x to SCS12x
Master
mode
round
operation
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
4tCLK_LCPnA*4
+0
4tCLK_LCPnA*
4 +15
ns
SCK16 to SCK17
SCS16x to SCS17x
4tCLK_COMP +0
4tCLK_COMP
+15
ns
SCK2_0, SCK3_0,
SCS2x_0, SCS3x_0
Master
mode
round
operation
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA)
4tCLK_LCPnA*4
+0
4tCLK_LCPnA*
4 +10
ns
*1: tCSSU = SCSTR:CSSU[7:0] x serial chip select timing operating clock
*2: tCSHD = SCSTR:CSHD[7:0] x serial chip select timing operating clock
*3: tCSDS = SCSTR:CSDS[15:0] x serial chip select timing operating clock
For details on *1, *2, and *3 above, see the Traveo™ Platform Hardware Manual.
*4 tCLK_LCPnA n = 0:ch.0 to ch.4, n = 1:ch.8 to ch.12
Notes:
This is the AC characteristic in CLK synchronized mode.
CL is the load capacitance applied to pins during testing.
The maximum baud rate is limited by the internal operating clock used and other parameters.
For details, see the Traveo™ Platform Hardware Manual.
Master mode
SCK output
SOT
(Normal synchronous
transfer)
SOT
(SPI compatible)
tCSSI
SCS output
tCSHI
tCSDI
VOL
VOL
VOL
VOH
VOH
VOH
Document Number: 002-10635 Rev. *H Page 208 of 322
S6J3310/20/30/40 Series
Slave mode
SCK input
SOT
(Normal synchronous
transfer)
SOT
(SPI compatible)
tCSSE
SCS input
tCSHE
tCSDE
tDSE
tDEE
VIL
VIL
VIH
VIH
VIL
VIH
VOL
VOL
VOH
Clock switching example by master mode round operation
(x,y=0, 1, 2, 3: x and y are different value)
SCSy output
SCK output
SCSx output
tSCC
VOL
VOL
Document Number: 002-10635 Rev. *H Page 209 of 322
S6J3310/20/30/40 Series
(6) Serial Chip Select Used (SCSCR:CSEN = 1)
Serial clock output signal detect level "L" (SMR, SCSFR:SCINV = 1)
Serial chip select inactive level "H" (SCSCR, SCSFR:CSLVL = 1)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, Vcc5 = DVcc = 5.0 V ± 10 % /3.3 V ± 0.3 V,
Vcc53 = 5.0 V ± 10 % / 3.3 V ± 0.3 V, VSS = DVSS = 0.0 V, VCC12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
SCS ↓→ SCK ↑
setup time
tCSSI
SCK0, SCK1, SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SCS0x, SCS1x,
SCS2x_1,
SCS3x_1, SCS4,
SCS8x to SCS12x,
SCS16x to SCS17x
Master
mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
tCSSU*1-15
-
ns
SCK ↓→ SCS ↑
hold time
tCSHI
tCSHD*2+0
-
ns
SCS
deselect time
tCSDI
SCS0x, SCS1x,
SCS2x_1,
SCS3x_1, SCS4,
SCS8x to SCS12x
tCSDS*3-15
+5tCLK_LCPnA*4
-
ns
SCS16x to SCS17x
tCSDS*3-15
+5tCLK_COMP
-
ns
SCS ↓→ SCK ↑
setup time
tCSSI
SCK2_0, SCK3_0,
SCS2x_0, SCS3x_0
Master
Mode
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA)
tCSSU*1-10
-
ns
SCK ↓→ SCS ↑
hold time
tCSHI
tCSHD*2+0
-
ns
SCS
deselect time
tCSDI
SCS2x_0, SCS3x_0
tCSDS*3-10
+5tCLK_LCPnA*4
-
ns
SCS ↓ → SCK ↑
setup time
tCSSE
SCK0 to SCK4,
SCK8 to SCK12,
SCS0x to SCS4x,
SCS8x to SCS12x
Slave
mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
4tCLK_LCPnA*4
+15
-
ns
SCK16 to SCK17,
SCS16x to SCS17x
4tCLK_COMP
+15
-
ns
SCK ↓ → SCS ↑
hold time
tCSHE
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17,
SCS0x to SCS4x,
SCS8x to SCS12x,
SCS16x to SCS17x
0
-
ns
SCS
deselect time
tCSDE
SCS0x to SCS4x,
SCS8x to SCS12x
4tCLK_LCPnA*4
+15
-
ns
SCS16x to SCS17x
4tCLK_COMP
+15
-
ns
SCS ↓ → SOT
delay time
tDSE
SCS0x to SCS4x,
SCS8x to SCS12x,
SCS16x to SCS17x,
SOT0 to SOT4,
SOT8 to SOT12,
SOT16 to SOT17
-
40
ns
SCS ↑ → SOT
delay time
tDEE
0
-
ns
Document Number: 002-10635 Rev. *H Page 210 of 322
S6J3310/20/30/40 Series
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
SCK ↑ → SCS ↓
clock switching
time
tSCC
SCK0, SCK1, SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCS0x, SCS1x,
SCS2x_1,
SCS3x_1, SCS4,
SCS8x to SCS12x
Master
mode
round
operation
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
4tCLK_LCPnA*4
+0
4tCLK_LCPnA*
4 +15
ns
SCK16 to SCK17
SCS16x to SCS17x
4tCLK_COMP +0
4tCLK_COMP
+15
ns
SCK2_0, SCK3_0,
SCS2x_0, SCS3x_0
Master
mode
round
operation
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA)
4tCLK_LCPnA*4
+0
4tCLK_LCPnA*
4 +10
ns
*1: tCSSU = SCSTR:CSSU[7:0] x serial chip select timing operating clock
*2: tCSHD = SCSTR:CSHD[7:0] x serial chip select timing operating clock
*3: tCSDS = SCSTR:CSDS[15:0] x serial chip select timing operating clock
For details on *1, *2, and *3 above, see the Traveo™ Platform Hardware Manual.
*4 tCLK_LCPnA n = 0:ch.0 to ch.4, n = 1:ch.8 to ch.12
Notes:
This is the AC characteristic in CLK synchronized mode.
CL is the load capacitance applied to pins during testing.
The maximum baud rate is limited by the internal operating clock used and other parameters.
For details, see the Traveo™ Platform Hardware Manual.
Master mode
SCK output
SOT
(Normal synchronous
transfer)
SOT
(SPI compatible)
tCSSI
SCS output
tCSHI
tCSDI
VOL
VOL
VOH
VOH
VOH
VOL
Document Number: 002-10635 Rev. *H Page 211 of 322
S6J3310/20/30/40 Series
Slave mode
SCK input
SOT
(Normal synchronous
transfer)
SOT
(SPI compatible)
tCSSE
SCS input
tCSHE
tCSDE
tDSE
tDEE
VIL
VIL
VIH
VIH
VIH
VIL
VOL
VOL
VOH
Clock switching example by master mode round operation
(x,y=0, 1, 2, 3: x and y are different value)
SCSy output
SCK output
SCSx output
tSCC
VOL
VOH
Document Number: 002-10635 Rev. *H Page 212 of 322
S6J3310/20/30/40 Series
(7) Serial Chip Select Used (SCSCR:CSEN = 1)
Serial clock output signal detect level "H" (SMR, SCSFR:SCINV = 0)
Serial Chip select inactive level "L" (SCSCR, SCSFR:CSLVL = 0
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, Vcc5 = DVcc = 5.0 V ± 10 % /3.3 V ± 0.3 V,
Vcc53 = 5.0 V ± 10 % / 3.3 V ± 0.3 V, VSS = DVSS = 0.0 V, VCC12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
SCS ↑ → SCK ↓
setup time
tCSSI
SCK0, SCK1, SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SCS0x, SCS1x,
SCS2x_1,
SCS3x_1, SCS4,
SCS8x to SCS12x,
SCS16x to SCS17x
Master
mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
tCSSU*1-15
-
ns
SCK ↑ → SCS ↓
hold time
tCSHI
tCSHD*2+0
-
ns
SCS
deselect time
tCSDI
SCS0x, SCS1x,
SCS2x_1,
SCS3x_1, SCS4,
SCS8x to SCS12x
tCSDS*3-15
+5
tCLK_LCPnA*4
-
ns
SCS16x to SCS17x
tCSDS*3-15
+5tCLK_COMP
-
ns
SCS ↑ → SCK ↓
setup time
tCSSI
SCK2_0, SCK3_0,
SCS2x_0, SCS3x_0
Master
Mode
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA)
tCSSU*1-10
-
ns
SCK ↑ → SCS ↓
hold time
tCSHI
tCSHD*2+0
-
ns
SCS
deselect time
tCSDI
SCS2x_0, SCS3x_0
tCSDS*3-10
+5tCLK_LCPnA*4
-
ns
SCS ↑ → SCK ↓
setup time
tCSSE
SCK0 to SCK4,
SCK8 to SCK12
SCS0x to SCS4x,
SCS8x to SCS12x
Slave
mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
4tCLK_LCPnA*4
+15
-
ns
SCK16 to SCK17,
SCS16x to SCS17x
4tCLK_COMP
+15
-
ns
SCK ↑ → SCS ↓
hold time
tCSHE
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17,
SCS0x to SCS4x,
SCS8x to SCS12x,
SCS16x to SCS17x
0
-
ns
SCS
deselect time
tCSDE
SCS0x to SCS4x,
SCS8x to SCS12x
4tCLK_LCPnA*4
+15
-
ns
SCS16x to SCS17x
4tCLK_COMP
+15
-
ns
SCS ↑ → SOT
delay time
tDSE
SCS0x to SCS4x,
SCS8x to SCS12x,
SCS16x to SCS17x,
SOT0 to SOT4,
SOT8 to SOT12,
SOT16 to SOT17
-
40
ns
SCS ↓ → SOT
delay time
tDEE
0
-
ns
Document Number: 002-10635 Rev. *H Page 213 of 322
S6J3310/20/30/40 Series
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
SCK ↓ → SCS ↑
clock switching
time
tSCC
SCK0, SCK1, SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12
SCS0x, SCS1x,
SCS2x_1,
SCS3x_1, SCS4,
SCS8x to SCS12x
Master
mode
round
operation
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
4tCLK_LCPnA*4
+0
4tCLK_LCPnA*
4 +15
ns
SCK16 to SCK17
SCS16x to SCS17x
4tCLK_COMP +0
4tCLK_COMP
+15
ns
SCK2_0, SCK3_0,
SCS2x_0, SCS3x_0
Master
mode
round
operation
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA)
4tCLK_LCPnA*4
+0
4tCLK_LCPnA*
4 +10
ns
*1: tCSSU = SCSTR:CSSU[7:0] x serial chip select timing operating clock
*2: tCSHD = SCSTR:CSHD[7:0] x serial chip select timing operating clock
*3: tCSDS = SCSTR:CSDS[15:0] x serial chip select timing operating clock
For details on *1, *2, and *3 above, see the Traveo™ Platform Hardware Manual.
*4 tCLK_LCPnA n = 0:ch.0 to ch.4, n = 1:ch.8 to ch.12
Notes:
This is the AC characteristic in CLK synchronized mode.
CL is the load capacitance applied to pins during testing.
The maximum baud rate is limited by the internal operating clock used and other parameters.
For details, see the Traveo™ Platform Hardware Manual.
Master mode
SCK output
SOT
(Normal
synchronous
transfer)
SOT
(SPI
compatible)
tCSSI
SCS
output
tCSHI
tCSDI
VOH
VOL
VOH
VOH
VOL
Document Number: 002-10635 Rev. *H Page 214 of 322
S6J3310/20/30/40 Series
Slave mode
SCK input
SOT
(Normal synchronous
transfer)
SOT
(SPI compatible)
tCSSE
SCS input
tCSHE
tCSDE
tDSE
tDEE
VIH
VIH
VIL
VIH
VIL
Clock switching example by master mode round operation
(x,y=0, 1, 2, 3: x and y are different value)
SCSy output
SCK output
SCSx output
tSCC
VOL
VOH
VOL
VOL
VOH
Document Number: 002-10635 Rev. *H Page 215 of 322
S6J3310/20/30/40 Series
(8) Serial Chip Select Used (SCSCR:CSEN = 1)
Serial clock output signal detect level "L" (SMR, SCSFR:SCINV = 1)
Serial Chip select inactive level "L" (SCSCR, SCSFR:CSLVL = 0)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, Vcc5 = DVcc = 5.0 V ± 10 % /3.3 V ± 0.3 V,
Vcc53 = 5.0 V ± 10 % / 3.3 V ± 0.3 V, VSS = DVSS = 0.0 V, VCC12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
SCS ↑ → SCK ↑
setup time
tCSSI
SCK0, SCK1, SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SCS0x, SCS1x,
SCS2x_1,
SCS3x_1, SCS4,
SCS8x to SCS12x,
SCS16x to SCS17x
Master
mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
tCSSU*1-15
-
ns
SCK ↓ → SCS ↓
hold time
tCSHI
tCSHD*2+0
-
ns
SCS
deselect time
tCSDI
SCS0x, SCS1x,
SCS2x_1,
SCS3x_1, SCS4,
SCS8x to SCS12x
tCSDS*3-15
+5tCLK_LCPnA*4
-
ns
SCS16x to SCS17x
tCSDS*3-15
+5tCLK_COMP
-
ns
SCS ↑ → SCK ↑
setup time
tCSSI
SCK2_0, SCK3_0,
SCS2x_0, SCS3x_0
Master
Mode
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA)
tCSSU*1-10
-
ns
SCK ↓ → SCS ↓
hold time
tCSHI
tCSHD*2+0
-
ns
SCS
deselect time
tCSDI
SCS2x_0, SCS3x_0
tCSDS*3-10
+5tCLK_LCPnA*4
-
ns
SCS ↑ → SCK ↑
setup time
tCSSE
SCK0 to SCK4,
SCK8 to SCK12
SCS0x to SCS4x,
SCS8x to SCS12x
Slave
mode
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
4tCLK_LCPnA*4+
15
-
ns
SCK16 to SCK17,
SCS16x to SCS17x
4tCLK_COMP+
15
-
ns
SCK ↓ → SCS ↓
hold time
tCSHE
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to SCK17,
SCS0x to SCS4x,
SCS8x to SCS12x,
SCS16x to SCS17x
0
-
ns
SCS
deselect time
tCSDE
SCS0x to SCS4x,
SCS8x to SCS12x
4tCLK_LCPnA*4+
15
-
ns
SCS16x to SCS17x
4tCLK_COMP+1
5
-
ns
SCS ↑ → SOT
delay time
tDSE
SCS0x to SCS4x,
SCS8x to SCS12x,
SCS16x to SCS17x,
SOT0 to SOT4,
SOT8 to SOT12,
SOT16 to SOT17
-
40
ns
SCS ↓ → SOT
delay time
tDEE
0
-
ns
Document Number: 002-10635 Rev. *H Page 216 of 322
S6J3310/20/30/40 Series
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
SCK ↑ → SCS ↑
clock switching
time
tSCC
SCK0, SCK1, SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCS0x, SCS1x,
SCS2x_1,
SCS3x_1, SCS4,
SCS8x to SCS12x
Master
mode
round
operation
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
4tCLK_LCPnA*4+
0
4tCLK_LCPnA*
4
+15
ns
SCK16 to SCK17,
SCS16x to SCS17x
4tCLK_COMP+0
4tCLK_COMP
+15
ns
SCK2_0, SCK3_0,
SCS2x_0, SCS3x_0
Master
mode
round
operation
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA)
4tCLK_LCPnA*4
+0
4tCLK_LCPnA*
4 +10
ns
*1: tCSSU = SCSTR:CSSU[7:0] x serial chip select timing operating clock
*2: tCSHD = SCSTR:CSHD[7:0] x serial chip select timing operating clock
*3: tCSDS = SCSTR:CSDS[15:0] x serial chip select timing operating clock
For details on *1, *2, and *3 above, see the Traveo™ Platform Hardware Manual.
*4 tCLK_LCPnA n = 0:ch.0 to ch.4, n = 1:ch.8 to ch.12
Notes:
This is the AC characteristic in CLK synchronized mode.
CL is the load capacitance applied to pins during testing.
The maximum baud rate is limited by the internal operating clock used and other parameters.
For details, see the TraveoPlatform Hardware Manual.
Document Number: 002-10635 Rev. *H Page 217 of 322
S6J3310/20/30/40 Series
Master mode
SCK output
SOT
(Normal synchronous transfer)
SOT
(SPI compatible)
tCSSI
SCS output
tCSHI
tCSDI
VOH
VOH
VOL
VOL
VOH
VIH
Slave mode
SCK input
SOT
(Normal synchronous
transfer)
SOT
(SPI compatible)
tCSSE
SCS input
tCSHE
tCSDE
tDSE
tDEE
VIH
VIL
VIL
VOL
VOL
VOH
Clock switching example by master mode round operation
(x,y=0, 1, 2, 3: x and y are different value)
SCSy output
SCK output
SCSx output
tSCC
VOH
VOH
Document Number: 002-10635 Rev. *H Page 218 of 322
S6J3310/20/30/40 Series
LIN interface (v2.1) (LIN communication control interface (v2.1)) timing (SMR:MD2-0 = 0b011)
(1) External Clock Selected (BGR:EXT = 1)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, Vcc5 = DVcc = 5.0 V ± 10 % /3.3 V ± 0.3 V,
Vcc53 = 5.0 V ± 10 % / 3.3 V ± 0.3 V, VSS = DVSS = 0.0 V, VCC12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Serial clock
"L" pulse width
tSLSH
SCK0 to SCK4,
SCK8 to SCK12
-
tCLK_LCPnA*1+10
-
ns
SCK16 to
SCK17
tCLK_COMP +10
-
ns
Serial clock
"H" pulse width
tSHSL
SCK0 to SCK4,
SCK8 to SCK12
tCLK_LCPnA*1+10
-
ns
SCK16 to
SCK17
tCLK_COMP +10
-
ns
SCK falling time
tF
SCK0 to SCK4,
SCK8 to SCK12,
SCK16 to
SCK17
-
5
ns
SCK rising time
tR
-
5
ns
*1: n = 0:ch.0 to ch.4, n = 1:ch.8 to ch.12
External clock selected
SCK
tSHSL
VIL
VIH
VIH
tR
tSLSH
tF
VIL
VIH
VIL
Document Number: 002-10635 Rev. *H Page 219 of 322
S6J3310/20/30/40 Series
I2C timing (SMR:MD2-0 = 0b100)
(TA: Recommended operating conditions, Vcc5 = Vcc53 = 5.0 V ± 10 %, VCC12 = 1.15 V ± 0.06 V, VSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Standard
Mode
Fast
Mode
Unit
Remarks
Min
Max
Min
Max
SCL clock
frequency
fSCL
SCL0, SCL1,
SCL4,
SCL8 to SCL12,
SCL16 to SCL17
CL = 50 pF,
R = (Vp/IOL)*1
0
100
0
400
kHz
Repeat "start"
condition hold time
SDA↓ → SCL↓
tHDSTA
SDA0, SDA1,
SDA4
SDA8 to SDA12,
SDA16 to SDA17,
SCL0, SCL1,
SCL4,
SCL8 to SCL12,
SCL16 to SCL17
4.0
-
0.6
-
µs
Period of "L" for
SCL clock
tLOW
SCL0, SCL1,
SCL4,
SCL8 to SCL12,
SCL16 to SCL17
4.7
-
1.3
-
µs
Period of "H" for
SCL clock
tHIGH
4.0
-
0.6
-
µs
Repeat "start"
condition setup
time
SCL↑ → SDA↓
tSUSTA
SDA0, SDA1,
SDA4
SDA8 to SDA12,
SDA16 to SDA17,
SCL0, SCL1,
SCL4,
SCL8 to SCL12,
SCL16 to SCL17
4.7
-
0.6
-
µs
Data hold time
SCL↓ → SDA↓↑
tHDDAT
0
3.45*2
0
0.9*3
µs
Data setup time
SDA↓↑ → SCL↑
tSUDAT
250
-
100
-
ns
"Stop" condition
setup time
SCL↑ → SDA↑
tSUSTO
4.0
-
0.6
-
µs
Bus-free time
between "stop"
condition and
"start"
condition
tBUF
-
4.7
-
1.3
-
µs
Noise filter
tSP
-
tNFT*4
-
tNFT*4
-
ns
Notes: Only ch.16 and ch.17 are standard mode/high-speed mode correspondence. In ch.0, ch.1, ch.4, and ch.8 to ch.12, only a
standard mode is correspondence.
*1: R and CL represent the pull-up resistance and load capacitance of the SCL and SDA output lines,
respectively.
Vp shows that the power-supply voltage of the pull-up resistor and IOL shows the VOL guarantee current.
*2: The maximum tHDDAT only has to be met if the device does not extend the "L" width (tLOW) of the SCL
signal.
*3: A fast mode I2C bus device can be used on a standard mode I2C bus system as long as the
device satisfies the requirement of "tSUDAT ≥ 250 ns".
*4: tNFT = (NFCR:NFT[4:0]+1) x 2 x tCLK_LCP0A (ch.0, ch.1, ch4)
tNFT = (NFCR:NFT[4:0]+1) x 2 x tCLK_LCP1A (ch.8 to ch.12)
tNFT = (NFCR:NFT[4:0]+1) x 2 x tCLK_COMP (ch.16 to ch.17)
Document Number: 002-10635 Rev. *H Page 220 of 322
S6J3310/20/30/40 Series
SDA
SCL
tHDSTA
tLOW
tHDDAT
tSUDAT
tHIGH
tSUSTA
tHDSTA
tSP
tBUF
tSUSTO
Document Number: 002-10635 Rev. *H Page 221 of 322
S6J3310/20/30/40 Series
9.1.4.7 Timer Input (TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, Vcc5 = DVcc = 5.0 V ± 10 %,
Vcc53 = 5.0 V ± 10 % / 3.3 V ± 0.3 V, VSS = DVSS = 0.0 V, VCC12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Input pulse
width
tTWH,
tTWL
PPG0_TIN1 to
PPG31_TIN1
-
4tCLK_LCPnA*
1
-
ns
4tCLK_LCPnA*1 ≥100
ns
100
4tCLK_LCPnA*1 <100
ns
ICU0_IN0 to ICU2_IN0,
ICU8_IN0 to
ICU10_IN0,
ICU0_IN1 to ICU2_IN1,
ICU8_IN1 to
ICU10_IN1
-
4tCLK_LCPnA*
2
-
ns
4tCLK_LCPnA*2 ≥100
ns
100
4tCLK_LCPnA*2 <100
ns
FRT0_TEXT to
FRT4_TEXT,
FRT8_TEXT to
FRT10_TEXT
-
4tCLK_LCPnA*
3
-
ns
4tCLK_LCPnA*3 ≥100
ns
100
4tCLK_LCPnA*3 <100
ns
TIN0 to TIN1,
TIN16 to TIN17
-
4tCLK_LCPnA*
4
-
ns
4tCLK_LCPnA*4 ≥100
ns
100
4tCLK_LCPnA*4 <100
ns
TIN48 to TIN49
-
4tCLK_COMP
-
ns
4tCLK_COMP ≥100
ns
100
4tCLK_COMP <100
ns
*1: n = 0: unit.0 to unit.5, unit.12 to unit.31, n = 1:unit.6 to unit.11
*2: n = 0:unit.0 to unit.2, n = 1:unit.8 to unit.10
*3: n = 0:ch.0 to ch.4, n = 1:ch.8 to ch.10
*4: n = 0:ch.0 to ch.1, n = 1:ch.16 to ch.17
Timer input timing
VIH
VIL
ICUx_IN0/1
tTIWL
tTIWH
VIH
VIL
FRTx_TEXT
TINx
PPGx_TIN1
Document Number: 002-10635 Rev. *H Page 222 of 322
S6J3310/20/30/40 Series
9.1.4.8 QPRC timing
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, Vcc5 = DVcc = 5.0 V ± 10 %,
Vcc53 = 5.0 V ± 10 % / 3.3 V ± 0.3 V, VSS = DVSS = 0.0 V, VCC12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
AIN pin "H" width
tAHL
AIN8 to AIN9
-
4tCLK_LCP1
A
-
ns
4tCLK_LCP1
A
100 ns
AIN pin "L" width
tALL
AIN8 to AIN9
-
BIN pin "H" width
tBHL
BIN8 to BIN9
-
BIN pin "L" width
tBLL
BIN8 to BIN9
-
Time from AIN pin "H" level
to BIN rise
tAUBU
AIN8 to
AIN9,
BIN8 to BIN9
PC_Mode2 or
PC_Mode3
Time from BIN pin "H" level
to AIN fall
tBUAD
AIN8 to
AIN9,
BIN8 to BIN9
PC_Mode2 or
PC_Mode3
Time from AIN pin "L" level
to BIN fall
tADBD
AIN8 to
AIN9,
BIN8 to BIN9
PC_Mode2 or
PC_Mode3
Time from BIN pin "L" level
to AIN rise
tBDAU
AIN8 to
AIN9,
BIN8 to BIN9
PC_Mode2 or
PC_Mode3
Time from BIN pin "H" level
to AIN rise
tBUAU
AIN8 to
AIN9,
BIN8 to BIN9
PC_Mode2 or
PC_Mode3
Time from AIN pin "H" level
to BIN fall
tAUBD
AIN8 to
AIN9,
BIN8 to BIN9
PC_Mode2 or
PC_Mode3
Time from BIN pin "L" level
to AIN fall
tBDAD
AIN8 to
AIN9,
BIN8 to BIN9
PC_Mode2 or
PC_Mode3
Time from AIN pin "L" level
to BIN rise
tADBU
AIN8 to
AIN9,
BIN8 to BIN9
PC_Mode2 or
PC_Mode3
ZIN pin "H" width
tZHL
ZIN8 to ZIN9
QCR:CGSC = "0"
ZIN pin "L" width
tZLL
ZIN8 to ZIN9
QCR:CGSC = "0"
Time from determined ZIN
level
to AIN/BIN rise and fall
tZABE
AIN8 to
AIN9,
BIN8 to
BIN9,
ZIN8 to ZIN9
QCR:CGSC = "1"
Time from AIN/BIN rise and fall
time
to determined ZIN level
tABEZ
AIN8 to
AIN9,
BIN8 to
BIN9,
ZIN8 to ZIN9
QCR:CGSC = "1"
Document Number: 002-10635 Rev. *H Page 223 of 322
S6J3310/20/30/40 Series
AIN
BIN
tAUBU tBUAD tADBD tBDAU
tAHL tALL
tBHL tBLL
BIN
tBUAU tAUBD tBDAD tADBU
tBHL tBLL
tAHL tALL
AIN
Document Number: 002-10635 Rev. *H Page 224 of 322
S6J3310/20/30/40 Series
ZIN
AIN/BIN
ZIN
Document Number: 002-10635 Rev. *H Page 225 of 322
S6J3310/20/30/40 Series
9.1.4.9 Trigger Input (TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, Vcc5 = DVcc = 5.0 V ± 10 %,
Vcc53 = 5.0 V ± 10 % / 3.3 V ± 0.3 V, VSS = DVSS = 0.0 V, VCC12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Input pulse
width
tTRGH,
tTRGL
EINT0 to EINT23
-
100
-
ns
ADTRG0 to
ADTRG1
-
5tCLK_LCP1A
-
ns
5tCLK_LCP1A ≥100 ns
100
5tCLK_LCP1A <100 ns
EINT0 to EINT23
-
1
-
µs
Stop mode
Trigger input timing
VIH
VIL
EINTx
tTRGL
tTRGH
VIH
VIL
ADTRGx
Document Number: 002-10635 Rev. *H Page 226 of 322
S6J3310/20/30/40 Series
9.1.4.10 NMI Input (TA: Recommended operating conditions, Vcc5 = 5.0 V ± 10 %, VSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Input pulse width
tNMIL
NMIX
-
300
-
ns
NMIX input timing
V
IH
NMIX
tNMIL
V
IH
VIL
VIL
Document Number: 002-10635 Rev. *H Page 227 of 322
S6J3310/20/30/40 Series
9.1.4.11 Low Voltage Detection (External Voltage)
Low-voltage detection (external low-voltage detection)
(TA: Recommended operating conditions, VSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Supply voltage
range
VDP5
VCC5
-
3.5 *3
-
5.5 *3
V
2.7 *4
-
3.6 *4
VDP3
VCC3
-
2.7
-
3.6
V
Detection voltage
(before trimming)
VDLBT
VCC5
*1
3.6 *3
4.0 *3
4.4 *3
V
When power-
supply
voltage falls
and
detection
level is set
initially
*1 *5
2.3 *4
2.6 *4
2.9 *4
VCC3
*1 *5
2.3
2. 6
2.9
V
Detection voltage
(after trimming)
VDLAT
VCC5
*1
3.86 *3
4.0 *3
4.14 *3
V
When power-
supply
voltage falls
and
detection
level is set
initially
Typ ±3.5 %
*1 *5
2.51 *4
2.6 *4
2.69 *4
VCC3
*1 *5
2.51
2.6
2.69
V
Hysteresis width
VHYS
VCC5
-
-
100
-
mV
When power-
supply
voltage rises
Low-voltage
detection time
Td
-
-
-
-
40
μs
Power supply
voltage regulation
-
VCC5
-
-2
-
2
V/ms
*2
*1: If the fluctuation of the power supply is faster than the low-voltage detection time, there is a possibility to generate or release
after the power supply voltage has exceeded the detection voltage range.
*2: Please suppress the change of the power supply within the range of the power-supply voltage regulation to do a low-voltage
detection by detecting voltage (VDL)
*3: For S6J33xxxSx or S6J33xxxUx or S6J33xxxTx or S6J33xxxVx option.
*4: For S6J33xxxAx or S6J33xxxBx or S6J33xxxCx or S6J33xxxDx or S6J33xxxEx or S6J33xxxFx or S6J33xxxGx or S6J33xxxHx
option.
*5: These LVD settings cannot be used to reliably generate a reset before voltage dips below minimum guaranteed MCU operation
voltage, as these detection levels are below the minimum guaranteed MCU operation voltage (2.7 V).
Notes:
The detection/release threshold values of following LVD channels are potentially below supply range defined in 9.1.2
Recommended Operating Condition.
LVDH1 (VCC5)
LVDH2 (VCC3)
Please use these LVD channels with your own risk.
Please monitor the external power supplies on the PCB if needed.
For S6J33xxxSC or S6J33xxxUC or S6J33xxxTC or S6J33xxxVC options:
Depending on the threshold setting, LVDH1 can always detect VCC5 low voltage before the supply drops below the level
defined in 9.1.2 Recommended Operating Condition. Please refer to S6J3300 series Hardware Manual for available list of
LVDH1 threshold settings.
Document Number: 002-10635 Rev. *H Page 228 of 322
S6J3310/20/30/40 Series
Low-voltage detection (1.15 V power supply low-voltage detection)
(TA: Recommended operating conditions, VSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Supply voltage
range
VRDP12
VCC12
-
1.09
-
1.21
V
Detection voltage
(before trimming) *
VRDLBT
VCC12
*1 *2
0.7125
0.8125
0.9125
V
When power-
supply
voltage falls
Detection voltage
(after trimming)
VRDLAT
VCC12
*1 *2
0.7841
0.8125
0.8410
V
When power-
supply
voltage falls
Typ ±3.5 %
Hysteresis width
VRHYS
-
-
-
75
-
mV
When power-
supply
voltage rises
Low-voltage
detection time
TRd
-
-
-
-
30
μs
*1: If the power fluctuation time is less than the low-voltage detection time (TRd) and has passed the detection voltage range, the
detection may occur or be canceled after the supply voltage has passed the detection voltage range.
*2: These LVD settings cannot be used to reliably generate a reset before voltage dips below minimum guaranteed MCU operation
voltage, as these detection levels are below the minimum guaranteed MCU operation voltage (1.09 V).
Notes:
The detection/release threshold values of LVDL2 channel is potentially below supply range defined in 9.1.2 Recommended
Operating Condition.
Please use this LVDL2 channel with your own risk.
Please monitor the external power supplies on the PCB if needed.
Document Number: 002-10635 Rev. *H Page 229 of 322
S6J3310/20/30/40 Series
9.1.4.12 Low Voltage Detection (Internal Voltage)
Low-voltage detection (internal low-voltage detection for LVDL0)
(TA: Recommended operating conditions, VSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Supply voltage
range
VRDP5
-
-
1.05
-
1.21
V
Detection voltage
VRDL
-
*1 *2
0.75
0.85
0.95
V
When
power-
supply
voltage falls
Hysteresis width
VRHYS
-
-
-
75
-
mV
When
power-
supply
voltage rises
Low-voltage
detection time
TRd
-
-
-
-
30
μs
*3
*1: If the power fluctuation time is less than the low-voltage detection time (TRd) and has passed the detection voltage range, the
detection may occur or be canceled after the supply voltage has passed the detection voltage range.
*2: This LVD cannot be used to reliably generate a reset before voltage dips below minimum guaranteed MCU operation voltage,
as these detection levels are below the minimum guaranteed MCU operation voltage (1.05 V).
*3: After the brown-out event where the voltage level dips below the detection threshold for less than this time, the detection may
occur or be canceled.
Notes:
The detection/release threshold values of LVDL0 channel is potentially below supply range defined in 9.1.2 Recommended
Operating Condition.
Low-voltage detection (internal low-voltage detection for LVDL1)
(TA: Recommended operating conditions, VSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Supply voltage
range
VRDP5
-
-
1.05
-
1.21
V
Detection voltage
(before trimming)
VRDLBT
-
*1 *2
0.775
0.875
0.975
V
When power-
supply
voltage falls
Detection voltage
(after trimming)
VRDLAT
-
*1 *2
0.844
0.875
0.906
V
When power-
supply
voltage falls
Typ ±3.5 %
Hysteresis width
VRHYS
-
-
-
75
-
mV
When power-
supply
voltage rises
Low-voltage
detection time
TRd
-
-
-
-
30
μs
*3
*1: If the power fluctuation time is less than the low-voltage detection time (TRd) and has passed the detection voltage range, the
detection may occur or be canceled after the supply voltage has passed the detection voltage range.
*2: This LVD cannot be used to reliably generate a reset before voltage dips below minimum guaranteed MCU operation voltage,
as these detection levels are below the minimum guaranteed MCU operation voltage (1.05 V).
*3: After the brown-out event where the voltage level dips below the detection threshold for less than this time, the detection may
occur or be canceled.
Notes:
The detection/release threshold values of LVDL1 channel is potentially below supply range defined in 9.1.2 Recommended
Operating Condition.
Document Number: 002-10635 Rev. *H Page 230 of 322
S6J3310/20/30/40 Series
9.1.4.13 High Current Output Slew Rate (TA: Recommended operating conditions,
VCC5,VCC53,DVCC = 5.0 V ± 10 %, VCC3 = 3.3 V ± 0.3 V, VCC12 = 1.15 V ± 0.06 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Output rise /
fall time
tR2,tF2
P1_17 to
P1_31,
P2_00 to
P2_08
-
15
-
100
ns
Load
capacitance
85 pF
VH=VOL8+0.9 x (VOH8-VOL8)
VL=VOL8+0.1 x (VOH8-VOL8)
Document Number: 002-10635 Rev. *H Page 231 of 322
S6J3310/20/30/40 Series
9.1.4.14 Display Controller
(1) Display Controller0 Timing (TTL Mode)
(TA: Recommended operating conditions, Vcc53 = 5.0 V ± 10 %, 3.3 V ± 0.3 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Clock Cycle
tDC0CYC
DSP0_CLK
(CL = 20 pF,
IOL = -15 mA,
IOH = 15 mA),
25
-
ns
Output delay from
DSP0_CLK↑
|tDC0D|
DSP0_R7-0
DSP0_G7-0
DSP0_B7-0
DSP0_EN
DSP0_HSYN
C
DSP0_VSYN
C
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA)
-
3.2
ns
Output data valid
time
tDC0V
DSP0_R7-0
DSP0_G7-0
DSP0_B7-0
DSP0_EN
DSP0_HSYN
C
DSP0_VSYN
C
21.8
-
ns
tDC0CYC - 3.3
ns+0.1 ns
Notes: This is Target Spec.
DSP0_CLK VOH VOH
DSP0_DATA0_11-0
DSP0_DATA1_11-0
DSP0_CTRL11-0
valid
tDC0D
tDC0V
Document Number: 002-10635 Rev. *H Page 232 of 322
S6J3310/20/30/40 Series
9.1.4.15 External Bus Interface Timing
Clock Output Timing
(TA: Recommended operating conditions, Vcc53 = 5.0 V ± 10 %, VSS = 0.0 V)
(External load capacitance 16 pF)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Cycle time
tCYC
MCLK
2 mA is
selected in
ODR bit in
PPC_PCFG
R register.
62.5
-
ns
Clock high width *1
tCHCL
MCLK
dHtcyc - 7
dHtcyc + 7
ns
Clock low width *2
tCLCH
MCLK
dLtcyc - 7
dLtcyc + 7
ns
*1: If division-ratio is even value, dH is equivalent to 0.5.
Otherwise, dH is calculated as the following.
dH = The number rounding "division-ratio x 0.5" down to the nearest integer / division-ratio
division-ratio is multiplication value among SYSDIV bit, HPMDIV bit and EXTBUSDIV bit setting.
ex). Setting SYSDIV to 1-division, HPMDIV to 7-division, EXTBUSDIV to 1-division, dH is calculated as 0.429.
*2: If division-ratio is even value, dL is equivalent to 0.5.
Otherwise, dL is calculated as the following.
dL = The number rounding "division-ratio x 0.5" up to the nearest integer / division-ratio
division-ratio is multiplication value among SYSDIV bit, HPMDIV bit and EXTBUSDIV bit setting.
ex). Setting SYSDIV to 1-division, HPMDIV to 7-division, EXTBUSDIV to 1-division, dL is calculated as 0.571.
Clock output timing
Document Number: 002-10635 Rev. *H Page 233 of 322
S6J3310/20/30/40 Series
Common Timing between Read and Write
(TA: Recommended operating conditions, Vcc53 = 5.0 V ± 10 %, VSS = 0.0 V)
(External load capacitance 16 pF)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Cycle time
(without MRDY)
tCYC
MCLK
2 mA is selected in
ODR bit in
PPC_PCFGR
register.
62.5
-
ns
Cycle time
(with MRDY)
tCYC
MCLK
62.5
-
ns
If using
MRDY, set
MCLK to 20
MHz or less.
CS delay time
tCSO
MCLK,
MCSX0 to MCSX3
0.5
18
ns
Address delay
time
tAO
MCLK,
MAD00 to MAD23
0.5
18
ns
RDY setup time
tRDYS
MCLK, MRDY
"CMOS Schmitt
input" and "Disable
noise filter" are
selected in
PPC_PCFGR
register.
21
-
ns
RDY hold time
tRDYH
MCLK, MRDY
0
-
ns
Notes: This is Target Spec.
External bus I/F common timing
Document Number: 002-10635 Rev. *H Page 234 of 322
S6J3310/20/30/40 Series
Read Timing
(TA: Recommended operating conditions, Vcc53 = 5.0 V ± 10 %, VSS = 0.0 V)
(External load capacitance 16 pF)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Data setup time
tDSR
MOEX,
MDATA00 to
MDATA15
"CMOS Schmitt
input" and "Disable
noise filter" are
selected in
PPC_PCFGR
register.
21+tcy
c
-
ns
Data hold time
tDHR
MOEX,
MDATA00 to
MDATA15
0
-
ns
MOEX delay time
tRDO
MCLK, MOEX
2 mA is selected in
ODR bit in
PPC_PCFGR
register.
0.5
18
ns
Notes: This is Target Spec.
External bus I/F read timing
Document Number: 002-10635 Rev. *H Page 235 of 322
S6J3310/20/30/40 Series
Write Timing
(TA: Recommended operating conditions, Vcc53 = 5.0 V ± 10 %, VSS = 0.0 V)
(External load capacitance 16 pF)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
MWEX delay time
tWEO
MCLK, MWEX
2 mA is selected in
ODR bit in
PPC_PCFGR
register.
0.5
18
ns
Byte mask delay
time
tWRO
MCLK,
MDQM0 to
MDQM1
0.5
18
ns
Data delay time
tDO
MCLK,
MDATA00 to
MDATA15
0.5
18
ns
Data delay time
(Hi-Z output)
tDOZ
MCLK,
MDATA00 to
MDATA15
-
18
ns
Notes: This is Target Spec.
External bus I/F write timing
Document Number: 002-10635 Rev. *H Page 236 of 322
S6J3310/20/30/40 Series
9.1.4.16 DDR-HSSPI
(1) DDR-HSSPI Interface Timing (SDR Mode)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
HSSPI clock cycle
tcyc
M_SCLK0
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA),
10
-
ns
20
-
when
Quad
Page
Program
M_SCLK↑ ->
delayed sample
clock↑
tspcnt
-
0
31.5
ns
M_SDATA ->
M_SLCK↑
Input setup time
tisdata
M_SDATA0_0-3
M_SDATA1_0-3
*1
-
ns
M_SLCK->
M_SDATA
Input hold time
tihdata
M_SDATA0_0-3
M_SDATA1_0-3
*1
-
ns
M_SCLK↑ ->
M_SDATA
Output delay time
toddata
M_SDATA0_0-3
M_SDATA1_0-3
-
tcyc/2 + 2
ns
M_SCLK↑ ->
M_SDATA
Output hold time
tohdata
M_SDATA0_0-3
M_SDATA1_0-3
tcyc/2 - 3
-
ns
M_SCLK↑ -> M_SSEL
Output delay time
todsel
M_SSEL0, 1
-
12.00+(SS
2CD+0.5)*
tcyc
-
ns
M_SCLK↑ -> M_SSEL
Output hold time
tohsel
M_SSEL0, 1
tcyc - 2
-
ns
Notes: This is Target Spec.
SS2CD [1:0] should be configured as 01, 10, or 11.
For *1, the delay of the delay sample clock can be configured (DLP function).
Document Number: 002-10635 Rev. *H Page 237 of 322
S6J3310/20/30/40 Series
(2) DDR-HSSPI Interface Timing (DDR Mode)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
HSSPI clock cycle
tcyc
M_SCLK0
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA),
12.5
-
ns
M_SCLK↑ ->
delayed sample
clock↑
tspcnt
0
31.5
ns
M_SDATA ->
M_SLCK↑
Input setup time
tisdata
M_SDATA0_0-3
M_SDATA1_0-3
*1
-
ns
M_SLCK->
M_SDATA
Input hold time
tihdata
M_SDATA0_0-3
M_SDATA1_0-3
*1
-
ns
M_SCLK↑ ->
M_SDATA
Output delay time
toddata
M_SDATA0_0-3
M_SDATA1_0-3
-
tcyc/4 +
1.5
ns
M_SCLK↑ ->
M_SDATA
Output hold time
tohdata
M_SDATA0_0-3
M_SDATA1_0-3
Tcyc/4 - 1.0
-
ns
M_SCLK↑ ->
M_SSEL
Output delay time
todsel
M_SSEL0, 1
-
15.75+(SS2C
D+0.5)*tcyc
-
ns
M_SCLK↑ ->
M_SSEL
Output hold time
tohsel
M_SSEL0, 1
0.75*tcyc -
2.0
-
ns
Notes: This is Target Spec.
tcyc
VIH
VIL
G_SCLK0
G_SDATA0_0-3,
G_SDATA1_0-3
(input timing)
VOH
VOH
VIH
VIL
valid
tisdata
delayed
sample clock
tihdata
VOH
tspcnt
VOH
VOL
G_SDATA0_0-3,
G_SDATA1_0-3
(output timing)
VOH
VOL
valid
toddata tohdata
VOH
VOL
GSSEL0, 1
(output timing)
VOH
VOL
valid
todsel tohsel
M_SDATA0_0-3,
M_SDATA1_0-3
M_SDATA0_0-3,
M_SDATA1_0-3
M_SCLK0
M_SSEL0,1
Document Number: 002-10635 Rev. *H Page 238 of 322
S6J3310/20/30/40 Series
SS2CD [1:0] should be configured as 01, 10, or 11.
For *1, the delay of the delay sample clock can be configured (DLP function)
VOH
VOL
VOH
VOL
VOH
VOL
VOH
VOL
tcyc
VIH
VIL
G_SCLK0
G_SDATA0_0-3,
G_SDATA1_0-3
(input timing)
VOH
VOH
VIH
VIL
valid
tisdata
delayed
sample clock
tihdata
VOH
tspcnt
G_SDATA0_0-3,
G_SDATA1_0-3
(output timing)
valid
toddata
GSSEL0, 1
(output timing) valid
todsel tohsel
valid
VOL
tohdata
toddata tohdata
M_SDATA0_0-3,
M_SDATA1_0-3
M_SDATA0_0-3,
M_SDATA1_0-3
M_SCLK0
M_SSEL0,1
Document Number: 002-10635 Rev. *H Page 239 of 322
S6J3310/20/30/40 Series
9.1.4.17 Hyper BUS
(1) Hyper Bus Write Timing (HyperFlash)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Hyper Bus clock
cycle
tCKCYC
M_CK
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA),
10.0
-
ns
CS↑↓ -> CK↑
Chip Select setup
time
tCSS
M_CS#_1,2
tCKCYC -2.0
-
ns
DQ -> CK↑↓
Input setup time
tIS
M_DQ7-0
1.25
-
ns
CK↑↓ -> DQ
Input hold time
tIH
M_DQ7-0
1.25
-
ns
CK↓ -> CS↑
Chip select hold time
tCSH
M_CS#_1,2
tCKCYC/2
-
ns
Notes: This is Target Spec
VIH
VOH
tCSS
VOL
VIL
CA0
47-40
CA0
39-
32
CA1
31-24
CA1
23-16
CA2
15-8
CA2
7-0
Dn
15-8
Dn
7-0
VOL
tDSV
tCSHI
tIS
tDSZ
VOH
tCSS
tCSH
tIH
tCKCYC
G_CK
M_CK
G_RWDS
M_RWDS
G_DQ7~0
M_DQ7~0
G_CS#_1,2
M_CS#_1,2
Document Number: 002-10635 Rev. *H Page 240 of 322
S6J3310/20/30/40 Series
(2) Hyper Bus Write Timing (HyperRAM)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Hyper Bus clock
cycle
tCKCYC
M_CK
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA),
10.0
-
ns
CS↑↓ -> CK↑
Chip Select setup
time
tCSS
M_CS#_1,2
tCKCYC - 2.0
-
ns
DQ -> CK↑↓
Input setup time
tIS
M_DQ7-0
1.25
-
ns
CK↑↓ -> DQ
Input hold time
tIH
M_DQ7-0
1.25
-
ns
CK↓ -> CS↑
Chip select hold time
tCSH
M_CS#_1,2
tCKCYC/2
-
ns
RWDS↓-> CK↓
Data Mask Valid
tDMV
M_RWDS
1
-
ns
CK↑ -> RWDS↑↓
Refresh Indicator
Valid
tRIV
M_RWDS
-
6
ns
CK↑ -> RWDS (Hi-z)
Refresh Indicator
Hold
tRIH
M_RWDS
0
-
ns
Notes: This is Target Spec.
VIH
VOH
tCSS
VIL
VIL
CA0
47-40
CA0
39-
32
CA1
31-24
CA1
23-16
CA2
15-8
CA2
7-0
Dn
15-8
Dn
7-0
VOL tRIH
tRIV
tCSHI
tCSM tPO
tRWR
tIS tIH
tIH
tIS
tDMV
VIH
VOH VOL
tCSS
tCSH
tCKCYC
G_CK
M_CK
G_RWDS
M_RWDS
G_DQ7~0
M_DQ7~0
G_CS#_1,2
M_CS#_1,2
Document Number: 002-10635 Rev. *H Page 241 of 322
S6J3310/20/30/40 Series
(3) Hyper Bus Read Timing (HyperFlash)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 3.3 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Hyper Bus clock
cycle
tRDSCYC
M_CK
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA),
10.0
-
ns
CS↑↓ -> CK↑
Chip Select setup
time
tCSS
M_CS#_1,2
tRDSCYC -2.0
-
ns
DQ -> CK↑↓
Setup time
tIS
M_DQ7-0
1.25
-
ns
CK↑↓ -> DQ
Hold time
tIH
M_DQ7-0
1.25
-
ns
CK↓ -> CS↑
Chip select hold time
tCSH
M_CS#_1,2
tRDSCYC / 2
-
ns
RDS↑↓> DQ
Setup time
tDSS
M_DQ7-0
-0.8
-
ns
RDS↑↓> DQ
Hold time
tDSH
M_DQ7-0
-0.8
-
ns
Notes: This is Target Spec.
VIH
G_CK
M_CK
VOH
tCSS
VOL
VIL
G_RWDS
M_RWDS
G_DQ7~0
M_DQ7~0 CA0
47-40
CA0
39-
32
CA1
31-24
CA1
23-16
CA2
15-8
CA2
7-0
Dn
15-8
Dn
7-0
VOL
tDSV
tCSHI
tACC
tIH tDSH
tDQLZ
VOH
VOH
tCSS
tCSH
G_CS#_1,2
M_CS#_1,2
Dn+1
15-8
Dn+1
7-0
tIS tDSS
tOZ
tDSZ
tCKDS
tRDSCYC
VOH
VOL
Document Number: 002-10635 Rev. *H Page 242 of 322
S6J3310/20/30/40 Series
(4) Hyper Bus Read Timing (HyperRAM)
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Hyper Bus clock
cycle
tRDSCYC
M_CK
(CL = 20 pF,
IOL = -10 mA,
IOH = 10 mA),
10.0
-
ns
CS↑↓ -> CK↑
Chip Select setup
time
tCSS
M_CS#_1,2
tRDSCYC -2.0
-
ns
DQ -> CK↑↓
Setup time
tIS
M_DQ7-0
1.25
-
ns
CK↑↓ -> DQ
Hold time
tIH
M_DQ7-0
1.25
-
ns
CK↓ -> CS↑
Chip select hold time
tCSH
M_CS#_1,2
tRDSCYC /2
-
ns
RWDS↑↓> DQ (valid)
Setup time
tDSS
M_DQ7-0
-0.8
-
ns
RWDS↑↓> DQ
(invalid)
Hold time
tDSH
M_DQ7-0
-0.8
-
ns
CK↑ -> RWDS↑↓
Refresh Indicator
Valid
tRIV
M_RWDS
-
6
ns
CK↑ -> RWDS (Hi-z)
Refresh Indicator
Hold
tRIH
M_RWDS
0
-
ns
Notes: This is Target Spec.
VIH
VOH
tCSS
VOL
VIL
CA0
47-40
CA0
39-
32
CA1
31-24
CA1
23-16
CA2
15-8
CA2
7-0
Dn
15-8
Dn
7-0
VOL tRIH
tRIV
tCSHI
tCSM tPO
tRWR
tIS tDSH
tDQLZ
VOH
VOH
tCSS
tCSH
Dn+1
15-8
Dn+1
7-0
tIH tDSS
tOZ
tDSZ
tCKDS
tRDSCYC
G_CK
M_CK
G_RWDS
M_RWDS
G_DQ7~0
M_DQ7~0
G_CS#_1,2
M_CS#_1,2
VOH
VOL
Document Number: 002-10635 Rev. *H Page 243 of 322
S6J3310/20/30/40 Series
9.1.4.18 Ethernet AVB
(1) Ethernet Receive Timing
(TA: Recommended operating conditions, Vcc53 = Vcc3 = 3.3 V ± 0.3 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
RXCLK cycle
tRXCYC
RXCLK
-
40.0
-
ns
-
RX setup time
tRXS
RXER
RXDV
RXD0-3
10.0
-
ns
tRXCYC -30
ns
RX hold time
tRXH
RXER
RXDV
RXD0-3
0
-
ns
-
Notes: This is Target Spec.
tRXCYC
RXCLK VIH VIH
valid
VIH
VIL
tRXS tRXH
RXER
RXDV
RXD0-3
Document Number: 002-10635 Rev. *H Page 244 of 322
S6J3310/20/30/40 Series
(2) Ethernet Transmit Timing
(TA: Recommended operating conditions, Vcc53 = Vcc3 = 3.3 V ± 0.3 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
TXCLK cycle
tTXCYC
TXCLK
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA),
40.0
-
ns
-
COL/CRS input
setup time
tCRXS
COL
CRS
12.0
-
ns
-
COL/CRS input hold
time
tCRXH
COL
CRS
0.5
-
ns
-
Tx delay time
tTXD
TXER
TXEN
TXD0-3
0.5
25
ns
-
Notes: This is Target Spec.
tTXCYC
TXCLK
valid
tCRXS tCRXH
COL
CRS
valid
VOH
VOL
TXER
TXDV
TXD0-3
tTXD tTXD
VIH VIH VIH VIH
VIH
VIL
TXEN
Document Number: 002-10635 Rev. *H Page 245 of 322
S6J3310/20/30/40 Series
(3) MDIO Timing
(TA: Recommended operating conditions, Vcc53 = Vcc3 = 3.3 V ± 0.3 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
MDC cycle
tMDCYC
MDC
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA),
400.0
-
ns
-
MDIO input setup
time
tMDIS
MDIO
100.0
-
ns
MDIO input hold time
tMDIH
MDIO
0.0
-
ns
MDIO output delay
time
tMDOD
MDIO
10.0
190.0
ns
Notes: This is Target Spec.
tMDCYC
MDC VOH VOH VOH VOL
valid
VIH
VIL
tMDIS tMDIH
MDIO
(in)
valid
VOH
VOL
tMDOD tMDOD
MDIO
(out)
VOH
Document Number: 002-10635 Rev. *H Page 246 of 322
S6J3310/20/30/40 Series
9.1.4.19 MediaLB
(1) MediaLB Input Timing
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
MLBCLK cycle
tmckc
MLBCLK
-
40.0
-
ns
-
MLBSIG, MLBDAT
Input setup
tdsmcf
MLBSIG
MLBDAT
1.0
-
ns
MLBSIG, MLBDAT
Input hold
tdhmcf
MLBSIG
MLBDAT
4.0
-
ns
Notes: This is Target Spec.
CLK_HAPP1B0 (internal) frequency > MLBCLK (external) frequency
(2) MediaLB Output Timing
(TA: Recommended operating conditions, Vcc3 = 3.3 V ± 0.3 V, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
MLBCLK cycle
tmckc
MLBCLK
(CL = 20 pF,
IOL = -6 mA,
IOH = 6 mA),
40.0
-
ns
-
MLBSIG, MLBDAT
output stop
tmcfdz
MLBSIG
MLBDAT
26.5
-
ns
tmckc - tdout
MLBSIG, MLBDAT
output delay
tdout
MLBSIG
MLBDAT
0
13.5
ns
-
Notes: This is Target Spec.
CLK_HAPP1B0 (internal) frequency > MLBCLK (external) frequency
tmckc
tdout
VOH
VOL
MLBCLK
MLBDAT,
MLBSIG
VIH
tmcfdz
VIH
VOH
VOL
valid
Input
tmckc
VIL
tdsmcf
VIH
VIL
MLBCLK
MLBDAT,
MLBSIG
VIH
tdhmcf
VIH
VIH
VIL
valid
Document Number: 002-10635 Rev. *H Page 247 of 322
S6J3310/20/30/40 Series
9.1.4.20 Port Noise Filter
(TA: Recommended operating conditions, VCC5,VCC53,DVCC5 = 5.0 V ± 10 %, VSS = DVSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Width for input
removal
-
ALL GPIO
-
-
17
ns
* Input pulse width less than at least 17 nm is removed when Port noise filter is enabled.
Document Number: 002-10635 Rev. *H Page 248 of 322
S6J3310/20/30/40 Series
9.1.4.21 LCD Bus I/F
(TA: Recommended operating conditions, Vcc53 = 5.0 V ± 10 % / 3.3 V ± 0.3 V, VSS = 0.0 V, VCC12 = 1.15 V ± 0.06 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Clock cycle time
tCLK
WR#, RD#
(CL = 20 pF,
IOL = -5 mA,
IOH = 5 mA),
12.5
-
ns
Signal-to-Signal
uncertainty
tUNCERT
CS#
-
5.0
ns
Output to input
duration
tOUT2IN
LCDD0-17
-
25.0
ns
For setup, active and hold calculation
the following has to be considered:
-> signal-to-signal uncertainty has to
be added to tAW, tAH, tDS, tDH
-> max_input_delay and
max_output_delay has to be added
to tACC
CS#
WR#, RD#
LCDD (write)
LCDD (read)
tUNCERT
tOUT2IN +
tACC
n x tCLK
Note:
In order to calculate interface timing, refer to the LCD controller specification of the external display for the required AC
characteristics and S6J3300 Series Hardware Manual.
Document Number: 002-10635 Rev. *H Page 249 of 322
S6J3310/20/30/40 Series
9.1.4.22 Power and Reset Sequence
VCC5 and VCC12 sequence
(TA: Recommended operating conditions, VSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Wait time from LVDH1
level detection to
falling VCC12
tFV12
VCC12
-
0.6
-
ms
VCC12 stabilization
time during power-on
tRV12
VCC12
-
-
14.2
ms
Note:
VDLAT, VRDLAT, VRDLBT and VRHYS are referred to "9.1.4.11 Low Voltage Detection (External Voltage)".
VOH7 is referred to "9.1.3 DC Characteristics".
LVDH1 reset need to be “always enable”. For details, see the Traveo™ Platform Hardware Manual.
The above sequence needs not to be applied in the following cases the application enters PSS mode:
“VCC12 is controlled by PSC_1 at entry and exit from PSS mode” (Normal Sequence).
VCC12
RSTX
VCC5
PSC_1
No timing specification of VCC12 and RSTX
VRDLBT+VRHYS
VRDLAT
VDLAT
tFV12
tRV12
VOH7
Document Number: 002-10635 Rev. *H Page 250 of 322
S6J3310/20/30/40 Series
Note:
RSTX controlled by VCC5.
VCC12 and AVCC5 controlled by PSC_1.
VCC53, VCC3, AVCC3_DAC and DVCC controlled by PSC_1. Can be controlled by VCC5 GPIO also.
VDLAT, VDLBT and VHYS are referred to "9.1.4.11 Low Voltage Detection (External Voltage)".
VRDLAT, VRDLBT and VRHYS are referred to “9.1.4.12 Low Voltage Detection (Internal Voltage)".
VOH7, VIL9 and VIH9 are referred to "9.1.3 DC Characteristics".
tRV12, tFV12RST and tRV12RST are referred to “9.1.4.22 Power and Reset Sequence”.
*1: Battery Disconnect: All supplies fall together.
*2: VCC12 can be fully depleted or not full depleted.
*3: DVCC, VCC53 and VCC3 can start before or after VCC12.
*4:VCC5 is higher than level detection voltage: VDLAT+VHYS
VCC5 is lower than level detection voltage: VDLBT+VHYS
VDLAT, VDLBT and VHYS are referred to "9.1.4.11 Low Voltage Detection (External Voltage)".
*5:VCC5 is higher than level detection voltage: VRDLAT+VRHYS
VCC5 is lower than level detection voltage: VRDLBT+VRHYS
VRDLAT, VRDLBT and VRHYS are referred to "9.1.4.11 Low Voltage Detection (External Voltage)".
Case1) "PSC_1 H --> L --> H transition by VCC5”
Document Number: 002-10635 Rev. *H Page 251 of 322
S6J3310/20/30/40 Series
Note:
VCC12 controlled by PSC_1.
VCC12 can be fully deplete
Case2-1) "PSC_1 H --> L --> H transition by User Program”
VCC12
RSTX
VCC5
PSC_1
No timing specification of VCC12 and RSTX
VCC5 > V
DLAT
VRDLAT+VRHYS
V
RDLAT
Transition
PSC_1=L
VCC12=OFF
VCC12=ON
PSC_1
=H
Document Number: 002-10635 Rev. *H Page 252 of 322
S6J3310/20/30/40 Series
Note:
VCC12 and AVCC5 controlled by PSC_1.
VCC53, VCC3, AVCC3_DAC and DVCC controlled by PSC_1. Can be controlled by VCC5 GPIO also.
*1: VCC12 can be fully depleted or not full depleted.
Case2-2) "PSC_1 H --> L --> H transition by User Program”
Document Number: 002-10635 Rev. *H Page 253 of 322
S6J3310/20/30/40 Series
VCC12 and RSTX Sequence
(TA: Recommended operating conditions, VSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
RSTX -> VCC12 fall
interval time
tFV12RST
VCC12,
RSTX
-
5
-
us
VCC12 -> RSTX rise
interval time
tRV12RST
VCC12,
RSTX
35
-
us
Note:
If the sequence given in "VCC5 and VCC12 sequence" cannot be applied, this sequence can be applied.
VDLAT VRDLAT, VRDLAT and VRHYS are referred to "9.1.4.11 Low Voltage Detection (External Voltage)".
VIL9 and VIH9 is referred to "9.1.3 DC Characteristics".
This sequence is applied in case of VCC12 power on/off and assertion of RSTX is controlled by application.
This sequence is applied under the condition VCC5 > VDLAT and PSC_1 = H.
VCC12
RSTX
t
RV12RST
VRDLAT+VRHYS
VRDLAT
VCC5
PSC_1
H
t
FV12RST
V
IL9
VIH9
VCC5 > V
DLAT
*1
Document Number: 002-10635 Rev. *H Page 254 of 322
S6J3310/20/30/40 Series
RSTX and MODE Sequence
(TA: Recommended operating conditions, Vcc5 = 5.0 V ± 10 % / 3.3 V ± 0.3 V, VSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
RSTX -> MODE
delay time
tMOD
RSTX,
MODE
-
-5
5
ns
Reset and mode input
time
tRSTMDL
RSTX,
MODE
-
10
-
us
Width for reset and
mode input removal
1
-
us
Note:
If the sequence given in "VCC5 and VCC12 sequence" and "VCC12 and RSTX Sequence" cannot be applied, this sequence
can be applied.
Connect RSTX signal and MODE signal outside of the MCU and shorten the trace length between MCU and these two signal
lines.
The following assumptions are made with regard to the workaround described above.
1. After the reset the MCU state is equivalent to the “cold start state” usually reached by power-on-reset.
2. Debugger interface and PC writer interface are not enabled.
3. The RAM retention cannot be guaranteed when applying this workaround
4. Pin PSC_1 will be driven low while RSTX is active (RSTX at low level)
0.7*VCC5
0.7*VCC5
RSTX
tMOD
MODE
RSTX
MODE
tRSTMDL
0.2*VCC5
0.2*VCC5
Document Number: 002-10635 Rev. *H Page 255 of 322
S6J3310/20/30/40 Series
9.1.5 A/D Converter
9.1.5.1 Electrical Characteristics
(TA: Recommended operating conditions, VCC5 = 5.0 V ± 10 %, VCC12 = 1.15 V ± 0.06 V, VSS = AVSS = 0.0 V)
Parameter
Symbol
Pin Name
Conditions
Unit
Remarks
Min
Typ
Max
Resolution
-
-
-
-
12
bit
Total Error
-
-
-
-
±12 *6
LSB
*3
-
-
±15 *7
LSB
Integral Non linearity
-
-
-
-
±4.0
LSB
*4
Differential Non linearity
-
-
-
-
±1.9
LSB
*4
Zero transition voltage
VZT
AN0 to AN63
AVRL
-11.5LSB *6
-
AVRL
+12.5LSB *6
V
*5
AVRL
-14.5LSB *7
-
AVRL
+15.5LSB *7
V
Full-scale transition
voltage
VFST
AN0 to AN63
AVRH
-13.5LSB *6
-
AVRH
+10.5LSB *6
V
AVRH
-16.5LSB *7
-
AVRH
+13.5LSB *7
V
Sampling time
tSMP
-
0.3
-
-
µs
*1
Compare time
tCMP
-
0.8
-
26
µs
*1
A/D conversion time
tCNV
-
1. 1
-
-
µs
*1
Resumption Time
-
-
-
-
1
µs
Analog port input current
IAIN
AN0 to AN30,
AN32 to AN38
-1.0
-
1.0
µA
AVSS≤ VAIN
AVCC5
AN31,
AN39 to AN63
-2.0
-
2.0
µA
Analog input voltage
VAIN
AN0 to AN63
AVRL
-
AVRH
V
Reference voltage
AVRH
AVRH5
4.5 *6
-
5.5 *6
V
AVcc5
AVRH
3.0 *7
-
3.6 *7
AVRL
AVRL5/AVSS
-
0.0
-
V
Power supply current
IA
AVCC5
-
500
900 (Target)
µA
1 unit
IAH
-
1.0
200 (Target)
µA
*2
IR
AVRH5
-
1.0
3.5 (Target) *6
mA
1 unit
-
1.0
2.5 (Target) *7
mA
1 unit
IRH
-
-
9.0 (Target)
µA
*2
Variation between
channels
-
AN0 to AN63
-
-
4.0
LSB
*1: Time per channel
*2: Definition of the power supply current (when Vcc5 = AVcc5 = 5.0 V) while the A/D converter is not operating and in stop mode
*3: Total Error is a comprehensive static error that includes the linearity after trimming by software. 1 LSB = (AVRH-AVRL)/4096
*4: 1 LSB = (VFST-VZT)/4094
*5: 1 LSB = (AVRH-AVRL)/4096
*6: For S6J33xxxSx or S6J33xxxUx or S6J33xxxTx or S6J33xxxVx option.
*7: For S6J33xxxAx or S6J33xxxBx or S6J33xxxCx or S6J33xxxDx or S6J33xxxEx or S6J33xxxFx or S6J33xxxGx or S6J33xxxHx
option.
Document Number: 002-10635 Rev. *H Page 256 of 322
S6J3310/20/30/40 Series
9.1.5.2 Notes on A/D Converters
About the Output Impedance of an External Circuit for Analog Input
When the external impedance is too high, the analog voltage sampling time may become insufficient. In this case, we recommend
attaching a capacitor (about 0.1 µF) to an analog input pin.
Analog input circuit model
R C
12-bit A/D 3.9 kiloohms (max) 11.0 pF (max) (4.5 VAVCC5 ≤ 5.5 V)
Note: Use the numerical values provided here simply as a guide.
R
C
Sampling ON
Comparator
Analog input
Document Number: 002-10635 Rev. *H Page 257 of 322
S6J3310/20/30/40 Series
9.1.5.3 Glossary
Resolution: Analog change that can be identified by an A/D converter
Integral linearity error: Deviation of the straight line connecting the zero transition point ("0000 0000 0000" <--> "0000 0000 0001")
and full-scale transition point ("1111 1111 1110" <--> "1111 1111 1111") from actual conversion characteristics
includes zero transition error, full-scale transition error, and non linearity error.
Differential linearity error: Deviation from the ideal value of the input voltage required for changing the output code by 1 LSB
Total error: Difference between the actual value and the theoretical value. The total error
Total error
Total error of digital output N =
VNT- {1 LSB × (N-1) + 0.5LSB}
[LSB]
1LSB
1LSB (Ideal value) =
AVRH - AVRL
[V]
4096
N: A/D converter digital output value.
VZT (Ideal value) = AVRL + 0.5LSB[V]
VFST (Ideal value) = AVRH - 1.5LSB[V]
VNT: Voltage at which the digital output changes from "(N – 1)" to "N".
FFF
FFE
FFD
004
003
002
001
AVRL
AVRH
{1 LSB (N - 1) + 0.5LSB}
1.5LSB
V
NT
0.5LSB
Ideal characteristics
Actual conversion
characteristics
(Actually-measured
value)
Analog input
Actual conversion
characteristics
(measured value)
Digital output
Document Number: 002-10635 Rev. *H Page 258 of 322
S6J3310/20/30/40 Series
Integral linearity error
Differential linearity error
Integral linearity error of digital output N =
VNT- {1 LSB × (N-1) + VZT}
[LSB]
1LSB
Differential linearity error of digital output N =
V(N+1)T- VNT
-1 LSB [LSB]
1LSB
1LSB =
VFST - VZT
[V]
4094
VZT: Voltage for which digital output changes from "0x000" to "0x001"
VFST: Voltage for which digital output changes from "0xFFE" to "0xFFF".
FFF
FFE
FFD
004
003
002
001
A
VRL
AVRH
AVRH
Actual conversion
characteristics
{1 LSB (N - 1) + V
ZT}
N - 1
A
VRL
N - 2
N
N + 1
V
FST
V
NT
VZT
V
(N+1)T
V
NT
Ideal characteristics
Actual conversion
characteristics
Actual conversion
characteristics
Actual conversion
characteristics
Ideal characteristics
Digital output
(measured value)
(measured value)
(measured
value)
(measured value)
Analog input
Analog input
(measured
value)
(measured value)
Digital output
Document Number: 002-10635 Rev. *H Page 259 of 322
S6J3310/20/30/40 Series
9.1.6 Audio DAC
9.1.6.1 Electrical Characteristics
(TA: Recommended operating conditions, AVCC3_DAC = 3.3 V ± 0.3 V, VCC12 = 1.15 V ± 0.06 V, VSS = AVSS = 0.0 V)
Parameter
Symbol
Pin
Name
Conditions *1
Value
Unit
Remarks
Min
Typ
Max
system clock
frequency
FCLKDA0
-
-
2.048
-
18.43
2
MH
z
-
sampling clock
fs
-
-
8
-
48
kHz
-
Analog output load
resistance *2
RL
DAC_L
DAC_R
-
20
-
-
-
Analog output load
capacitance *2
CL
-
-
-
100
pF
-
capacitance
-
C_L
C_R
-
1.1
2.2
10
µF
-
Analog output
single-end output
range
(±full scale)
-
DAC_L
DAC_R
RL = 20 kΩ
CL = 100 pF
-
0.673
AVCC3_DAC
-
VP-P
-
Analog output
voltage (zero)
-
-
-
0.5
AVCC3_DAC
-
V
-
THD+N *3
-
-
signal frequency:
1 kHz
LPF (fc: 20 kHz)
-
-82
-72
dB
-
SNR *3
-
-
signal frequency:
1 kHz
LPF (fc: 20 kHz)—
A-weighting filter
85
89
-
dB
-
Dynamic range *3
-
-
83
86
-
dB
-
Out-of-Band Energy
-
-
20 kHz to 64 fs
-
-
-33
dB
-
Channel Separation
-
-
-
-
80
-
dB
-
Output impedance
-
-
-
150
200
250
Ω
-
PSRR
-
-
digital
input:
zero
noise
50 Hz
-
-35
-
dB
-
noise
1 kHz
-
-50
-
dB
-
noise
20 kHz
-
-40
-
dB
-
digital input: full
scale sine
-
-13
-
dB
-
Supply current
normal operation
-
AVCC3
_DAC
-
-
2.2
3.2
mA
-
Supply current
power-down
-
AVCC3
_DAC
-
-
-
100
µA
-
Startup Time *4
-
-
DAE↑
-
650 *6
-
ms
-
*1: All parameters specified fs = 44.1 kHz, system clock 256 fs and 16-bit data, RL-20 kΩ, CL = 100 pF, unless otherwise noted.
*2: Refer to notes *5
*3: These values do not include the noise caused by the analog power supply. (Refer to *7. Use examples)
*4: 2.2 µF is connected to C_L, C_R.
*5: Load connection
RL is connected to AVCC3_DAC /2 (Figure 9.1).
If RL is connected to ground, the coupling capacitance must be inserted as shown in (Figure 9.3)
Document Number: 002-10635 Rev. *H Page 260 of 322
S6J3310/20/30/40 Series
Figure 9-1: Connection between RL and AVCC_DAC/2 (Example)
DAC macro
LOUT/ROUT RL :20KΩ
CL :100pF Vavd/2
*6: Start up time
Figure 9-2: Startup Time
Time [sec]
EN [V] AOUTS [V]
Startup Time
10mV Last Voltage
VDD
0V
0V
*Start up time can be calculated as follows.
1.Start up time (TYP) = 650[ms] (*4)
2.CCOM = 10 µF × (1 ± α/100)
CCOM is a capacitor connected to Terminal C_L/C_R including capacitance variance.
α = Capacitance variance[%]
3.Start up time = Start up time (TYP) × (1±α) [ms]
For example, CCOM = 2.42 µF then α = (2.42 µF - 2.2 µF)/2.2 µF = 10[%]
So, Start up time = 650 ms × (1+10/100) = 715[ms]
Document Number: 002-10635 Rev. *H Page 261 of 322
S6J3310/20/30/40 Series
*7 Use examples
Figure 9-3: Coupling Capacitance (Example)
Notes:
C1: more than 10 μF low ESR capacitors
C2: 0.1 μF ceramic capacitors
C3,C4: 2.2 μF low ESR capacitors
Impedance of each power line must be as low as possible.
Notes:
When DAC is not used in your system, the related pins should be
AVCC3_DAC = GND and AVSS = GND
C_L = OPEN and C_R = OPEN
DAC_L = OPEN and DAC_R = OPEN
Low Noise Regulator
Post LPF / Buffer
Post LPF / Buffer
C1
C2
C3
C4
AVCC3_DAC
AVSS
AVSS
AVSS
DAC_R
DAC_L
C_R
C_L
Document Number: 002-10635 Rev. *H Page 262 of 322
S6J3310/20/30/40 Series
9.1.7 FLASH Memory
9.1.7.1 Electrical Characteristics
Parameter
Rating
Unit
Remarks
Min
Typ
Max
Sector erase time
-
120
180
ms
Large sector*1
Internal preprogramming time included
-
120
180
ms
8 kB sector*1
Internal preprogramming time included
-
120
180
ms
4 kB sector*2
Internal preprogramming time included
16-bit write time (Program)
-
30
60
µs
System-level overhead time excluded*1
32-bit write time (Program)
-
30
60
µs
System-level overhead time excluded*1
64-bit write time (Program)
-
30
60
µs
System-level overhead time excluded*1
256-bit write time
(Program)
-
40
70
µs
System-level overhead time excluded*1
Page mode write time
(Program)
-
320
600
µs
System-level overhead time excluded*1
32-bit write time (Work)
-
30
60
µs
System-level overhead time excluded*2
Erase count /
Data retention time
(Program)
1,000/20
years
-
-
-
Temperature at write/erase time
Average temperature TA = +85 degrees
Celsius
Erase count /
Data retention time (Work)
1,000/20
years
10,000/1
0 years
100,000/
5 years
-
-
-
Temperature at write/erase time
Average temperature TA = +85 degrees
Celsius
*1: Guaranteed value for up to 1,000 erases
*2: Guaranteed value for up to 100,000 erases
9.1.7.2 Notes
While the Flash memory is written or erased, shutdown of the external power (Vcc5) is prohibited.
In the application system where Vcc5 might be shut down while writing or erasing, be sure to turn the
power off by using an external voltage detection function.
To put it concretely, after the external power supply voltage falls below the detection voltage (VDL), hold Vcc5 at 2.7 V or more
within the duration calculated by the following expression:
Td*1 s] + ( 1 / FCRF*2[MHz] ) x 1029 + 25 s]
*1: See "9.1.4.11 Low Voltage Detection (External Voltage)"
*2: See "9.1.4.1 Source Clock Timing"
Document Number: 002-10635 Rev. *H Page 263 of 322
S6J3310/20/30/40 Series
10. Acronyms
Acronym
Description
A/D converter
Analog digital converter
ADC
Analog digital converter
AHB
Advanced high performance bus
AMBATM
Advanced microcontroller bus architecture
APB
Advanced peripheral bus
ATCM
TCM-A port
AXI
Advanced extensible interface
B0TCM
TCM B0 port
B1TCM
TCM B1 port
BBU
Bit banding unit
BDR
Boot description record
BTL
Bridge-tied load
CAN
Control are network
CD
Clock domain
CPU
Central processing unit
CR
CR Oscillator
CRC
Cyclic redundancy check
CSV
Clock supervisor
DAC
Digital analog converter
DAP
Debug access port
DED
Dual error detection
DMA
Direct memory access
DMAC
DMA controller
EAM
Exclusive access memory
ECC
Error correction code
ETM
Embedded trace macro
EXT-IRC
External interrupt controller
FIQ
Fast interrupt request
FPU
Floating point unit
FRT
Free run timer
GPIO
General purpose I/O
HPM
High performance matrix
HW-WDT
Hardware watchdog timer
I/O
Input or output
I2S
Inter-IC sound
ICU
Input capture unit
IPCU
Inter-processor communication unit
IRC
Interrupt controller
IRQ
Interrupt request
ISR
Interrupt service routine
JTAG
Joint test action group
LLPP
Low latency peripheral port
LVD
Low voltage detector
MCU
Microcontroller unit
MFS
Multi-function serial interface
NF
Noise filter
NMI
Non maskable interrupt
Document Number: 002-10635 Rev. *H Page 264 of 322
S6J3310/20/30/40 Series
Acronym
Description
OCU
Output compare unit
OSC
Oscillator
PCM
Pulse coded module
PLL
Phase locked loop
PONR
Power on reset
PPC
Port pin configuration
PSS
Power saving state
PWM
Pulse width modulation
RAM
Random access memory
RIC
Resource input configuration
ROM
Read only memory
RTC
Real time clock
RVD
Low voltage detection and reset for RAM retention
SCT
Source clock timer
SEC
Single error correction
SECDED
Single error correction and dual error detection
SHE
Secure Hardware Extension
SMC
Stepper motor controller
SMIX
Sound mixer
SRAM
Static RAM
SWFG
Sound waveform generator
SW-WDT
Software watchdog timer
SYSC
System controller
TCFLASH
FLASH connected to TCM
TCM
Tightly coupled memory
TCRAM
RAM connected to TCM
TPU
Timing protection unit
UDC
Up-down counter
VIC
Vectored interrupt controller
VRAM
Video RAM
WDR
Watchdog description record
WDT
Watchdog timer
WFG
Waveform generator
WorkFLASH
Work FLASH memory
Document Number: 002-10635 Rev. *H Page 265 of 322
S6J3310/20/30/40 Series
11. Ordering Information
Part Number
Package
S6J331EKSESE20000
208-pin plastic TEQFP
(LEW208)
S6J332CKSDSE20000
208-pin plastic TEQFP
(LEW208)
S6J334CKSESE20000
208-pin plastic TEQFP
(LEW208)
S6J331EJSESE20000
176-pin plastic TEQFP
(LEV176)
S6J332EJBDSE20000
176-pin plastic TEQFP
(LEV176)
S6J332EJTDSE20000
176-pin plastic TEQFP
(LEV176)
S6J332EJBESE20000
176-pin plastic TEQFP
(LEV176)
S6J332EJTESE20000
176-pin plastic TEQFP
(LEV176)
S6J332DJEESE20000
176-pin plastic TEQFP
(LEV176)
S6J334BJDDSE20000
176-pin plastic TEQFP
(LEV176)
S6J334EJBESE20000
176-pin plastic TEQFP
(LEV176)
S6J334EJTESE20000
176-pin plastic TEQFP
(LEV176)
S6J334EJEESE20000
176-pin plastic TEQFP
(LEV176)
S6J334DJTESE20000
176-pin plastic TEQFP
(LEV176)
S6J334DJEESE20000
176-pin plastic TEQFP
(LEV176)
S6J334CJBESE20000
176-pin plastic TEQFP
(LEV176)
S6J334CJEESE20000
176-pin plastic TEQFP
(LEV176)
S6J334BJDESE20000
176-pin plastic TEQFP
(LEV176)
S6J334EJTCSE2000A
176-pin plastic TEQFP
(LEV176)
S6J334EJEDSE2000A
176-pin plastic TEQFP
(LEV176)
S6J332EHBESE20000
144-pin plastic TEQFP
(LEX144, LEK144)
S6J334EHEESE20000
144-pin plastic TEQFP
(LEX144, LEK144)
S6J334DHEESE20000
144-pin plastic TEQFP
(LEX144, LEK144)
S6J334DHFESE20000
144-pin plastic TEQFP
(LEX144, LEK144)
S6J334CHEESE20000
144-pin plastic TEQFP
(LEX144, LEK144)
S6J334CHFESE20000
144-pin plastic TEQFP
(LEX144, LEK144)
Document Number: 002-10635 Rev. *H Page 266 of 322
S6J3310/20/30/40 Series
12. Appendix
12.1 Application 1: JTAG Tool Connection
This is an application example of JTAG tool connection. See the relevant application note 002-03898 in detail.
Document Number: 002-10635 Rev. *H Page 267 of 322
S6J3310/20/30/40 Series
13. Major Changes
Page
Section
Change Results
Rev. *A
7
2.Function List
2.2Optional
function
Revised CHIP-ID and Revision as below:
Error)
Function Digit Revision Chip ID
S,U,T,V B 0x10120000
A,C,E,G B 0x1012A000
B,D,F,H B 0x10122000
Correct)
Function Digit Revision Chip ID
S,U,T,V C 0x10122100
A,C,E,G C 0x10128100
B,D,F,H C 0x10120100
8
2.Function List
2.2Optional
function
Revised as below:
Error)
TEQFP144
Analog input port(12bit-ADC)
AN4~7, AN10~11, AN14~15, AN19~20, AN22~23, AN25~30, AN33~38, AN48
Correct)
TEQFP144
Analog input port(12bit-ADC)
AN4~7, AN10~11, AN14~15, AN25~26, AN28~30
10
3.Product
Description
3.2Product
description
Revised 4MHz to 16MHz as below:
Error)
−A wide range of 3.6 - 4MHz is available for main oscillator
Correct)
−A wide range of 3.6 - 16MHz is available for main oscillator
13
3. Product
Description
3.2Product
description
Added Note of a function as below:
Multi-Functional Serial (MFS)
Correct)
CTS/RTS is not mounted (hardware flow control is not supported for this series.)
14
3. Product
Description
3.2Product
description
Revised Graphics Subsystem clock frequency as below:
Error)
200 MHz maximum clock frequency
Video modes up to 50 MHz pixel clock
Correct)
80 MHz maximum clock frequency
Video modes up to 25 MHz pixel clock
Document Number: 002-10635 Rev. *H Page 268 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
81
7. Port
Configuration
7.1 Resource
Input
Configuration
Module
Revised as below:
Error)
RIC_RESIN235(0x01D6)
OCU1_CK0, OCU1_CK1, OCU1_DOWNB0, OCU1_DOWNB1, OCU1_FCMD0, OCU1_FCMD1,
OCU1_MTSF0, OCU1_MTSF1, OCU1_T0[31:0], OCU1_T1[31:0]
RIC_RESIN236(0x01D8)
OCU1_ZTSF0, OCU1_ZTSF1, OCU1_MOD0
Correct)
RIC_RESIN235(0x01D6)
OCU1_CK0, OCU1_CK1, OCU1_DOWNB0, OCU1_DOWNB1, OCU1_FCMD0, OCU1_FCMD1,
OCU1_MTSF0, OCU1_MTSF1, OCU1_T0[31:0], OCU1_T1[31:0], OCU1_ZTSF0, OCU1_ZTSF1
RIC_RESIN236(0x01D8)
OCU1_MOD0
155
8.Precautions
and Handling
Devices
8.1.1Precautio
ns for Product
Design
Revised as below:
Error)
(1) Preventing Over-Voltage and Over-Current Conditions
Exposure to voltage or current levels in excess of maximum ratings at any pin is likely to cause
deterioration within the device, and in extreme cases leads to permanent damage of the device. Try to
prevent such overvoltage or over-current conditions at the design stage.
Correct)
(1) Preventing Over-Voltage and Over-Current Conditions
Exposure to voltage or current levels in excess of maximum ratings at any pin is likely to cause
deterioration within the device and in extreme cases leads to permanent damage of the device. Try to
prevent such overvoltage or over-current conditions at the design stage.
156
8.Precautions
and Handling
Devices
8.1.2Precautio
ns for Package
Mounting
Revised as below:
Error)
Surface Mount Type
Correct)
Surface Mount Type
159
9.Electric
Characteristics
9.1.1 Absolute
Maximum
Rating
Deleted Remarks comment as below:
Error)
Supply voltage
Operation assurance range, DVCC, Remarks “DVCC≤VCC5”
Correct)
Power supply voltage, DVCC, Remarks “”
159
8.2Handling
Devices
Added Note of a function as below:
Method to Switch off VCC12 during Power-off Sequence
During power-off sequence, it is necessary to switch off VCC12 by driving PSC1 pin low by entering PSS
mode (power domain 2 off). If VCC12 needs to be switched off by other means, RSTX needs to be
asserted before switching off VCC12 to inactivate the operation of VCC12 supplied domain below the
operation assurance range.
Document Number: 002-10635 Rev. *H Page 269 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
159
160
9.Electric
Characteristics
9.1.1 Absolute
Maximum
Rating
Added Note of a comment as below:
Maximum clamp current, Total maximum clamp current
Correct)
*13 VI or VO should never exceed the specified ratings. However, if the maximum current to/from an input is limited by
a suitable external resistor, the ICLAMP rating supersedes the VI rating.
161
9.Electric
Characteristics
9.1.1 Absolute
Maximum
Rating
Revised Warning of a comment as below:
Error)
Note:
Application of stress (e.g., voltage, current, temperature) exceeding the absolute maximum rating may cause
damage to the semiconductor device. Therefore, make sure that nothing exceeds the rating.
Correct)
WARNING:
− Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage,
current or temperature) in excess of absolute maximum ratings. Do not exceed any of these ratings.
162
9.Electric
Characteristics
9.1.2Recomme
nded operating
condition
Revised Rating Min Spec as below:
Error)
Power supply voltage, VCC5 , Rating, Min, 2.6
Power supply voltage, VCC3 , Rating, Min, 2.6
Correct)
Power supply voltage, VCC5 , Rating, Min, 2.7
Power supply voltage, VCC3 , Rating, Min, 2.7
162
163
9.Electric
Characteristics
9.1.2Recomme
nded operating
condition
Added comment as below:
Supply voltage Operation assurance range,VCC12, VCC12
Correct)
*5:When the voltage of Vcc12 is in the out of range against supply voltage operation assurance, the operation of
circuit which
Vcc12 used as the power source becomes unstable status. In that case, the value of each registers including
RESCAUSEUR
Register cannot be guaranteed, so these flags should don't care by software processing
162
163
215
236
9.Electric
Characteristics
9.1.2Recomme
nded operating
condition
9.1.4.11Low
Voltage
Detection
(External
Voltage)
9.1.5 A/D
converter
Revised device revision from B to C as below:
Error)
S6J33xxxSB , S6J33xxxUB, S6J33xxxTB, S6J33xxxVB,
S6J33xxxBB, S6J33xxxDB, S6J33xxxFB, S6J33xxxHB,
S6J33xxxAB, S6J33xxxCB, S6J33xxxEB, S6J33xxxGB
Correct)
S6J33xxxSC, S6J33xxxUC, S6J33xxxTC, S6J33xxxVC,
S6J33xxxBC, S6J33xxxDC, S6J33xxxFC, S6J33xxxHC,
S6J33xxxAC, S6J33xxxCC, S6J33xxxEC, S6J33xxxGC
Document Number: 002-10635 Rev. *H Page 270 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
167
9.Electric
Characteristics
9.1.3 DC
characteristics
Deleted VOH25 Spec as below:
Error)
VOH25
Correct)
Non
169
9.Electric
Characteristics
9.1.3 DC
characteristics
Deleted VOL25 Spec as below:
Error)
VOL25
Correct)
Non
175
9.1 Electrical
Characteristics
9.1.4 AC
characteristics
9.1.4.3
Inter
nal clock timing
(S6J3310)
Revised as below:
Error)
Internal clock frequency, FCLK_HAPP1B0, Value, Max *1, 60MHz
Correct)
Internal clock frequency, FCLK_HAPP1B0, Value, Max *1, 80MHz
180
9.Electric
Characteristics
9.1.4.5 Power-
on Conditions
Revised as below:
Error)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Power off time
-
VCC5
-
50
-
-
ms
*2
Power ramp rate
dV/dt
VCC5
VCC5:
0.2V to 2.6V
-
-
1
V/µs
*3
Undetected power
ramp rate
|dV/dt|
VCC5
VCC5:
Between 2.4V and
4.5V
-
-
50
mV/µs
*4
Correct)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Power off time
-
VCC5
-
100
-
-
μs
*2
Power ramp rate
dV/dt
VCC5
VCC5:
1.5V to 2.6V
-
-
1
V/µs
*3
Maximum ramp rate
guaranteed to not
generate power-on reset
|dV/dt|
VCC5
VCC5:
Between 2.4V and
4.5V
-
-
50
mV/µs
*4
Document Number: 002-10635 Rev. *H Page 271 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
180
9.Electric
Characteristics
9.1.4.5 Power-
on Conditions
Revised device revision as below:
Error)
*1: This specification is at 1V/μs of power ramp rate.
*2: VCC5 must be held below 0.2V for a minimum period of tOFF.
*3: Power ramp rate must be 1V/us or less from 0.2V to 2.6V.
Power-on can detect by satisfying power ramp rate when power off time is satisfied.
*4: This specification is specified the power supply fluctuation after power on detection. When VCC5 voltage is
between 2.4V and 4.5V, the power supply fluctuation is below 50mV/us, the detection of power-on is suppressed. The
power-on does not detect in any power fluctuation between 4.5V and 5.5V.
Notes:
When using S6J3310/20/30/40, *2 and *3 must be satisfied. When neither *2 nor *3 can be satisfied, assert
external reset (RSTX) at power up and any brownout event.
Power off time, Power ramp rate
VCC
tOFF
0.2V
0.2V
dV/dt
2.6V
Correct)
*1: This specification is at 1V/μs of power ramp rate.
*2: VCC5 must be held below 1.5V for a minimum period of tOFF.
*3: Power ramp rate must be 1V/us or less from 1.5V to 2.6V.
Power-on can detect by satisfying power ramp rate when power off time is satisfied.
*4: This specification is specified the power supply fluctuation after power on detection. When VCC5 voltage is
between 2.4V and 4.5V, the power supply fluctuation is below 50mV/us, the detection of power-on is suppressed.
The power-on does not detect in any power fluctuation between 4.5V and 5.5V.
Notes:
When using S6J3310/20/30/40, *2 and *3 must be satisfied. When neither *2 nor *3 can be satisfied, assert
external reset (RSTX) at power up and any brownout event.
Power off time, Power ramp rate
VCC
tOFF
1.5V
1.5V
dV/dt
2.6V
Document Number: 002-10635 Rev. *H Page 272 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
185
186
9.Electric
Characteristics
9.1.4.6Multi-
Function Serial
Deleted Remarks comment as below:
(2) Normal synchronous transfer (SCR:SPI=0) and mark level "L" of serial clock output (SMR:SCINV=1)
Error)
Master Mode(CL=20pF, IOL=-5mA, IOH=5mA)
Master Mode(CL=20pF, IOL=-10mA, IOH=10mA)
@20MHz, @16MHz, 12.5MHz
Correct)
Non
215
9.Electric
Characteristics
9.1.4.11 Low
Voltage
Detection
(External
Voltage)
Revised Max of Low-voltage detection time as below:
Low-voltage detection (external low-voltage detection)
Error)
Low-voltage detection
time
Td
-
-
-
-
30
μs
Correct)
Low-voltage detection
time
Td
-
-
-
-
40
μs
216
9.Electric
Characteristics
9.1.4.11 Low
Voltage
Detection
(External
Voltage)
Revised as below:
Low-voltage detection (1.15 V power supply low-voltage detection)
Error)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Detection voltage
(after trimming)
VRDLAT
VCC12
*1
0.784
0.8125
0.841
V
When power-supply
voltage falls
Typ±3.5%
0.888
0.95
0.984
Correct)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Detection voltage
(after trimming)
VRDLAT
VCC12
*1
0.7841
0.8125
0.8410
V
When power-
supply voltage falls
Typ±3.5%
217
9.Electric
Characteristics
9.1.4.12Low
Voltage
Detection
(Internal
Voltage)
Revised as below:
Low-voltage detection (internal low-voltage detection for LVDL0)
Error)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Hysteresis width
VRHYS
-
-
-
100
-
mV
When power-
supply voltage
rises
Correct)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Hysteresis width
VRHYS
-
-
-
75
-
mV
When power-
supply voltage
rises
Document Number: 002-10635 Rev. *H Page 273 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
218
9.Electric
Characteristics
9.1.4.12 Low
Voltage
Detection
(Internal
Voltage)
Revised as below:
Error)
Parameter
Sym
bol
Pin
Name
Conditi
ons
Value
Uni
t
Remarks
Min
Typ
Max
Supply voltage
range
VRDP5
-
-
1.05
-
1.21
V
Detection
voltage
VRDL
-
*1
0.75
0.85
0.95
V
When
power-
supply
voltage
falls
Hysteresis
width
VRHYS
-
-
-
75
-
mV
When
power-
supply
voltage
rises
Low-voltage
detection time
TRd
-
-
-
-
30
μs
*1: If the power fluctuation time is less than the low-voltage detection time (TRd) and has passed the
detection voltage range, the detection may occur or be canceled after the supply voltage has passed the
detection voltage range.
Correct)
Parameter
Sym
bol
Pin
Name
Conditi
ons
Value
Uni
t
Remarks
Min
Typ
Max
Supply voltage
range
VRDP5
-
-
1.05
-
1.21
V
Detection
voltage
VRDL
-
*1
0.75
0.85
0.95
V
When
power-
supply
voltage
falls
*2
Hysteresis
width
VRHYS
-
-
-
75
-
mV
When
power-
supply
voltage
rises
Low-voltage
detection time
TRd
-
-
-
-
30
μs
*3
*1: If the power fluctuation time is less than the low-voltage detection time (TRd) and has passed the
detection voltage range, the detection may occur or be canceled after the supply voltage has passed the
detection voltage range.
*2: This LVD cannot be used to reliably generate a reset before voltage dips below minimum guaranteed
MCU operation voltage, as these detection levels are below the minimum guaranteed MCU operation
voltage.
*3: After the brown-out event where the voltage level dips below the detection threshold for less than this
time, the detection may occur or be canceled.
Document Number: 002-10635 Rev. *H Page 274 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
218
9.Electric
Characteristics
9.1.4.12 Low
Voltage
Detection
(Internal
Voltage)
Revised as below: Error)
Parameter
Symb
ol
Pin
Name
Conditio
ns
Value
Unit
Remarks
Min
Typ
Max
Supply voltage
range
VRDP5
-
-
1.05
-
1.21
V
Detection
voltage
(before trimming)
VRDLBT
-
*1
0.775
0.875
0.975
V
When power-
supply voltage
falls
Detection
voltage
(after trimming)
VRDLAT
-
*1
0.844
0.875
0.906
V
When power-
supply voltage
falls
Typ±3.5%
Hysteresis width
VRHYS
-
-
-
75
-
mV
When power-
supply voltage
rises
Low-voltage
detection time
TRd
-
-
-
-
30
μs
*1: If the power fluctuation time is less than the low-voltage detection time (TRd) and has passed the
detection voltage range, the detection may occur or be canceled after the supply voltage has passed the
detection voltage range.
Correct)
Parameter
Symb
ol
Pin
Name
Conditio
ns
Value
Unit
Remarks
Min
Typ
Max
Supply voltage
range
VRDP5
-
-
1.05
-
1.21
V
Detection voltage
(before trimming)
VRDLBT
-
*1
0.775
0.875
0.975
V
When power-
supply
voltage falls
*3
Detection voltage
(after trimming)
VRDLAT
-
*1
0.844
0.875
0.906
V
When power-
supply
voltage falls
Typ±3.5% *2
*3
Hysteresis width
VRHYS
-
-
-
75
-
mV
When power-
supply
voltage rises
Low-voltage
detection time
TRd
-
-
-
-
30
μs
*4
*1: If the power fluctuation time is less than the low-voltage detection time (TRd) and has passed the
detection voltage range, the detection may occur or be canceled after the supply voltage has passed the
detection voltage range.
*2: This detection voltage level setting is below the minimum operation assurance voltage .
Between this detection voltage and the minimum operation assurance voltage,
MCU functions are not guaranteed except for the low voltage detector.
Note that although the detection level is below the minimum operation guarantee voltage,
the LVD reset factor flag is set as the voltage drops below the detection level.
*3: This LVD cannot be used to reliably generate a reset before voltage dips below minimum guaranteed
MCU operation voltage, as these detection levels are below the minimum guaranteed MCU operation
voltage.
*4: After the brown-out event where the voltage level dips below the detection threshold for less than this
time, the detection may occur or be canceled.
Document Number: 002-10635 Rev. *H Page 275 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
219
9.Electric
Characteristics
9.1.4.14
Display
Controller
Revised as below:
Error)
(13-1) Display controller0 Timing (TTL mode)
Correct)
(1) Display controller0 Timing (TTL mode)
224
9.Electric
Characteristics
9.1.4.16 DDR-
HSSPI
Revised as below:
Error)
(16-1) DDR-HSSPI Interface Timing (SDR mode)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
HSSPI clock cycle
tcyc
M_SCLK0
(CL = 20pF,
IOL=-10mA,
IOH=10mA),
10
-
ns
M_SCLK↑ ->
delayed sample clock↑
tspcnt
-
0
tcyc
ns
M_SDATA -> delayed
sample clock↑
Input setup time
tisdata
M_SDATA0_0-3
M_SDATA1_0-3
3.5
-
ns
delayed sample clock↑ ->
M_SDATA
Input hold time
tihdata
M_SDATA0_0-3
M_SDATA1_0-3
2.0
-
ns
M_SCLK↑ -> M_SDATA
Output delay time
toddata
M_SDATA0_0-3
M_SDATA1_0-3
-
6.5
ns
tcyc -3.5ns
M_SCLK↑ -> M_SDATA
Output hold time
tohdata
M_SDATA0_0-3
M_SDATA1_0-3
3.5
-
ns
M_SCLK↑ -> M_SSEL
Output delay time
todsel
M_SSEL0, 1
-
5.5
ns
tcyc -4.5ns
M_SCLK↑ -> M_SSEL
Output hold time
tohsel
M_SSEL0, 1
4.5
-
ns
Notes: This is Target Spec.
Correct)
(1)DDR-HSSPI Interface Timing (SDR mode)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
HSSPI clock cycle
tcyc
M_SCLK0
(CL = 20pF,
IOL=-10mA,
IOH=10mA),
10
-
ns
20
-
when Quad
Page
Program
M_SCLK↑ ->
delayed sample clock↑
tspcnt
-
0
31.5
ns
M_SDATA -> M_SLCK↑
Input setup time
tisdata
M_SDATA0_0-3
M_SDATA1_0-3
*1
-
ns
M_SCLK↑ -> M_SDATA
Input hold time
tihdata
M_SDATA0_0-3
M_SDATA1_0-3
*1
-
ns
M_SCLK↑ -> M_SDATA
Output delay time
toddata
M_SDATA0_0-3
M_SDATA1_0-3
-
tcyc/2 + 2
ns
M_SCLK↑ -> M_SDATA
Output hold time
tohdata
M_SDATA0_0-3
M_SDATA1_0-3
tcyc/2 - 3
-
ns
M_SCLK↑ -> M_SSEL
Output delay time
todsel
M_SSEL0, 1
-12.00+
(SS2CD+0.5)*
tcyc
-
ns
M_SCLK↑ -> M_SSEL
Output hold time
tohsel
M_SSEL0, 1
tcyc - 2
-
ns
Notes: This is Target Spec.
SS2CD [1:0] should be configured as 01, 10, or 11.
For *1, the delay of the delay sample clock can be configured (DLP function)..
Document Number: 002-10635 Rev. *H Page 276 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
225
9.Electric
Characteristics
9.1.4.16 DDR-
HSSPI
Revised as below:
Error)
(16-2) DDR-HSSPI Interface Timing (DDR mode)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
HSSPI clock cycle
tcyc
M_SCLK0
(CL = 20pF,
IOL=-10mA,
IOH=10mA),
10
-
ns
M_SCLK↑ ->
delayed sample clock↑
tspcnt
0
tcyc
ns
M_SDATA -> delayed
sample clock↑
Input setup time
tisdata
M_SDATA0_0-3
M_SDATA1_0-3
1.0
-
ns
delayed sample clock↑
-> M_SDATA
Input hold time
tihdata
M_SDATA0_0-3
M_SDATA1_0-3
1.0
-
ns
M_SCLK↑ ->
M_SDATA
Output delay time
toddata
M_SDATA0_0-3
M_SDATA1_0-3
-
3.5
ns
tcyc/2-1.5ns
M_SCLK↑ ->
M_SDATA
Output hold time
tohdata
M_SDATA0_0-3
M_SDATA1_0-3
1.5
-
ns
M_SCLK↑ -> M_SSEL
Output delay time
todsel
M_SSEL0, 1
-
7.0
ns
tcyc -3.0ns
M_SCLK↑ -> M_SSEL
Output hold time
tohsel
M_SSEL0, 1
3.0
-
ns
Notes: This is Target Spec.
Correct)
(2)DDR-HSSPI Interface Timing (DDR mode)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remark
s
Min
Max
HSSPI clock cycle
tcyc
M_SCLK0
(CL = 20pF,
IOL=-10mA,
IOH=10mA),
12.5
-
ns
M_SCLK↑ ->
delayed sample clock↑
tspcnt
0
31.5
ns
M_SDATA ->
M_SLCK↑
Input setup time
tisdata
M_SDATA0_0-3
M_SDATA1_0-3
*1
-
ns
M_SLCK↑ ->
M_SDATA
Input hold time
tihdata
M_SDATA0_0-3
M_SDATA1_0-3
*1
-
ns
M_SCLK↑ ->
M_SDATA
Output delay time
toddata
M_SDATA0_0-3
M_SDATA1_0-3
-
tcyc/4 + 1.5
ns
M_SCLK↑ ->
M_SDATA
Output hold time
tohdata
M_SDATA0_0-3
M_SDATA1_0-3
Tcyc/4 - 1.0
-
ns
M_SCLK↑ -> M_SSEL
Output delay time
todsel
M_SSEL0, 1
-15.75+
(SS2CD+0.5)*tcyc
-
ns
M_SCLK↑ -> M_SSEL
Output hold time
tohsel
M_SSEL0, 1
0.75*tcyc - 2.0
-
ns
Notes: This is Target Spec.
SS2CD [1:0] should be configured as 01, 10, or 11.
For *1, the delay of the delay sample clock can be configured (DLP function)
Document Number: 002-10635 Rev. *H Page 277 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
227
9.Electric
Characteristics
9.1.4.17 Hyper
BUS
Revised as below:
Error)
(16-1) Hyper Bus Write Timing (HyperFlash)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
CS↑↓ -> CK↑
Chip Select setup time
tCSS
M_CS#_1,2
(CL = 20pF,
IOL=-10mA,
IOH=10mA),
3.0
-
ns
CK↓ -> CS↑
Chip select hold time
tCSH
M_CS#_1,2
0
-
ns
Correct)
(1)Hyper Bus Write Timing (HyperFlash)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
CS↑↓ -> CK↑
Chip Select setup time
tCSS
M_CS#_1,2
(CL = 20pF,
IOL=-10mA,
IOH=10mA),
tCKCYC -2.0
-
ns
CK↓ -> CS↑
Chip select hold time
tCSH
M_CS#_1,2
tCKCYC/2
-
ns
228
9.Electric
Characteristics
9.1.4.17 Hyper
BUS
Revised as below:
Error)
(16-2) Hyper Bus Write Timing (HyperRAM)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
CS↑↓ -> CK↑
Chip Select setup time
tCSS
M_CS#_1,2
(CL = 20pF,
IOL=-10mA,
IOH=10mA),
3.0
-
ns
CK↓ -> CS↑
Chip select hold time
tCSH
M_CS#_1,2
0
-
ns
RWDS↓-> CK↓
Data Mask Valid
tDMV
M_RWDS
0
-
ns
Correct)
(2) Hyper Bus Write Timing (HyperRAM)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
CS↑↓ -> CK↑
Chip Select setup time
tCSS
M_CS#_1,2
(CL = 20pF,
IOL=-10mA,
IOH=10mA),
tCKCYC - 2.0
-
ns
CK↓ -> CS↑
Chip select hold time
tCSH
M_CS#_1,2
tCKCYC/2
-
ns
RWDS↓-> CK↓
Data Mask Valid
tDMV
M_RWDS
1
-
ns
Document Number: 002-10635 Rev. *H Page 278 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
229
9.Electric
Characteristics
9.1.4.17 Hyper
BUS
Revised as below:
Error)
(16-3) Hyper Bus Read Timing (HyperFlash)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
CS↑↓ -> CK↑
Chip Select setup time
tCSS
M_CS#_1,2
(CL = 20pF,
IOL=-10mA,
IOH=10mA),
3.0
-
ns
DQ -> CK↑↓
Input setup time
tIS
M_DQ7-0
1.25
-
ns
CK↑↓ -> DQ
Input hold time
tIH
M_DQ7-0
1.25
-
ns
CK↓ -> CS↑
Chip select hold time
tCSH
M_CS#_1,2
0
-
ns
RDS↑↓> DQ (valid)
RDS transition to DQ
valid
tDSS
M_DQ7-0
-0.8
+0.8
ns
RDS↑↓> DQ (invalid)
RDS transition to DQ
invalid
tDSH
M_DQ7-0
-0.8
+0.8
ns
Correct)
(3) Hyper Bus Read Timing (HyperFlash)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
CS↑↓ -> CK↑
Chip Select setup time
tCSS
M_CS#_1,2
(CL = 20pF,
IOL=-10mA,
IOH=10mA),
tRDSCYC -2.0
-
ns
DQ -> CK↑↓
Setup time
tIS
M_DQ7-0
1.25
-
ns
CK↑↓ -> DQ
Hold time
tIH
M_DQ7-0
1.25
-
ns
CK↓ -> CS↑
Chip select hold time
tCSH
M_CS#_1,2
tRDSCYC / 2
-
ns
RDS↑↓> DQ
Setup time
tDSS
M_DQ7-0
-0.8
-
ns
RDS↑↓> DQ
Hold time
tDSH
M_DQ7-0
-0.8
-
ns
Document Number: 002-10635 Rev. *H Page 279 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
230
9.Electric
Characteristics
9.1.4.17 Hyper
BUS
Revised as below:
Error)
(16-4) Hyper Bus Read Timing (HyperRAM)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
CS↑↓ -> CK↑
Chip Select setup time
tCSS
M_CS#_1,2
(CL = 20pF,
IOL=-10mA,
IOH=10mA),
3.0
-
ns
DQ -> CK↑↓
Input setup time
tIS
M_DQ7-0
1.25
-
ns
CK↑↓ -> DQ
Input hold time
tIH
M_DQ7-0
1.25
-
ns
CK↓ -> CS↑
Chip select hold time
tCSH
M_CS#_1,2
0
-
ns
RWDS↑↓> DQ (valid)
RWDS transition to DQ
valid
tDSS
M_DQ7-0
-0.8
+0.8
ns
RWDS↑↓> DQ (invalid)
RWDS transition to DQ
invalid
tDSH
M_DQ7-0
-0.8
+0.8
ns
CK↑ -> RWDS↑↓
Refresh Indicator Valid
tRIV
M_RWDS
-
6
ns
CK↑ -> RWDS(Hi-z)
Refresh Indicator Hold
tRIH
M_RWDS
0
-
ns
Correct)
(4) Hyper Bus Read Timing (HyperRAM)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
CS↑↓ -> CK↑
Chip Select setup time
tCSS
M_CS#_1,2
(CL = 20pF,
IOL=-10mA,
IOH=10mA),
tRDSCYC -2.0
-
ns
DQ -> CK↑↓
Setup time
tIS
M_DQ7-0
1.25
-
ns
CK↑↓ -> DQ
Hold time
tIH
M_DQ7-0
1.25
-
ns
CK↓ -> CS↑
Chip select hold time
tCSH
M_CS#_1,2
tRDSCYC /2
-
ns
RWDS↑↓> DQ (valid)
Setup time
tDSS
M_DQ7-0
-0.8
-
ns
RWDS↑↓> DQ (invalid)
Hold time
tDSH
M_DQ7-0
-0.8
-
ns
CK↑ -> RWDS↑↓
Refresh Indicator Valid
tRIV
M_RWDS
-
6
ns
CK↑ -> RWDS(Hi-z)
Refresh Indicator Hold
tRIH
M_RWDS
0
-
ns
Document Number: 002-10635 Rev. *H Page 280 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
234
9.Electric
Characteristics
9.1.4.19
MediaLB
Revised as below:
Error)
(19-1) MediaLB Input Timing
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
MLBCLK cycle
tmckc
MLBCLK
-
19.53
-
ns
-
MLBSIG, MLBDAT
Input hold
tdhmcf
MLBSIG
MLBDAT
0
-
ns
Notes: This is Target Spec.
(19-2) MediaLB Output Timing
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
MLBCLK cycle
tmckc
MLBCLK
(CL = 20pF,
IOL=-6mA,
IOH=6mA),
19.53
-
ns
-
MLBSIG, MLBDAT
output stop
tmcfdz
MLBSIG
MLBDAT
10.73
-
ns
tmckc -8.8ns
MLBSIG, MLBDAT
output delay
tdout
MLBSIG
MLBDAT
0
8.8
ns
-
Notes: This is Target Spec.
Correct)
(1) MediaLB Input Timing
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
MLBCLK cycle
tmckc
MLBCLK
-
40.0
-
ns
-
MLBSIG, MLBDAT
Input hold
tdhmcf
MLBSIG
MLBDAT
4.0
-
ns
Notes: This is Target Spec.
CLK_HAPP1B0(internal) frequency > MLBCLK(external) frequency
(2) MediaLB Output Timing
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
MLBCLK cycle
tmckc
MLBCLK
(CL = 20pF,
IOL=-6mA,
IOH=6mA),
40.0
-
ns
-
MLBSIG, MLBDAT
output stop
tmcfdz
MLBSIG
MLBDAT
26.5
-
ns
tmckc - tdout
MLBSIG, MLBDAT
output delay
tdout
MLBSIG
MLBDAT
0
13.5
ns
-
Notes: This is Target Spec.
CLK_HAPP1B0(internal) frequency > MLBCLK(external) frequency
246
11.Ordering
Information
Revised part number as below:
Error)
S6J331EKCB*******
S6J331EKBB*******
S6J331EKAB*******
S6J331EJCB*******
S6J332EJCB*******
S6J331EJAB*******
S6J332EJAB*******
S6J332EHSB*******
Correct)
S6J331EKCC*******
S6J331EKBC*******
S6J331EKAC*******
S6J331EJCC*******
S6J332EJCC*******
S6J331EJAC*******
S6J332EJAC*******
S6J332EHSC*******
Document Number: 002-10635 Rev. *H Page 281 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
Rev. *B
13
3.Product
Description
3.2.Product
description
Revised the below:
Error)
(None)
12bit resolution, 2 unit
48 channels of analog input for TEQFP208
48 channels of analog input for TEQFP176
35 channel of analog input for TEQFP144
24 channels of them are shared with the SMC for TEQFP208/176/144
External trigger and timer trigger are available.
The description of the A/D converter function should be referred in the S6J3300 hardware manual. Though the
chapter of I/O port in TraveoTM Platform hardware manual describes another A/D converter function, do not refer it.
Correct)
12bit resolution, 2 unit(Unit0 is possible to select channels 4-31. Unit1 is possible to select channels 32-63.)
48 channels of analog input for TEQFP208
48 channels of analog input for TEQFP176
35 channel of analog input for TEQFP144
24 channels of them are shared with the SMC for TEQFP208/176/144
External trigger and timer trigger are available.
The description of the A/D converter function should be referred in the S6J3300 hardware manual. Though the
chapter of I/O port in TraveoTM Platform hardware manual describes another A/D converter function, do not refer it.
A/D Channel Control Register (ADC12Bn_CHCTRL0)[bit5:0] ANIN[5:0] : Analog Input Selection bits.
This register setting is possible of channel 0-31 (the register value is 00_0000 to 01_1111).
15
3.Product
Description
3.2.Product
description
Revised as below:
Correct)
Power Supply
Control
(PSC)
PSC (PSC_1) output is used for external 1.2V power supply module control and automatically switched with the following
condition.
"High": Request to supply VCC12
- "Power ON Reset" is released
- CPU wakes up from PSS shutdown mode
"Low": Request to stop supplying VCC12
- CPU transfers from RUN mode to PSS shutdown mode.
For timing chart of output signals include PSC in detail, see the "S6J3300 hardware manual" and chapter "State Transition"
22
23
4.Package and
Pin Assignment
4.2.Package
Dimensions
Revised as below:
4.2.3.TEQFP144
Error)
Figure 4 6: TEQFP144
Figure 4 7: TEQFP144
The package dimension of TEQFP144 (0.4mm Pitch) is the provisional version.
Correct)
Figure 4 6: TEQFP144 (0.5mm Pitch)
Figure 4 7: TEQFP144 (0.4mm Pitch)
The package dimension of TEQFP144 (0.4mm Pitch) is the formal version.
31
32
6.Port
Description
6.1 Port
Description list
Revised the below:
Error)
ADC Analog [4 to18, 21, 24 to 26, 28 to 32, 39 to 47, 49 to 63] input pin
Correct)
ADC Unit0 [ch.4 to ch.18, ch.21, ch.24 to ch.26, ch.28 to ch.31] input pin
ADC Unit1 [ch.32, ch.39 to ch.47, ch.49 to ch.63] input pin
Document Number: 002-10635 Rev. *H Page 282 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
155
8.Precautions
and Handling
Devices
8.1.1.Precaution
s for Product
Design
Revised the below:
Error)
(1) Preventing Over-Voltage and Over-Current Conditions
Exposure to voltage or current levels in excess of maximum ratings at any pin is likely to cause deterioration within the
device, and in extreme cases leads to permanent damage of the device. Try to prevent such overvoltage or over-
current conditions at the design stage.
Correct)
(1) Preventing Over-Voltage and Over-Current Conditions
Exposure to voltage or current levels in excess of maximum ratings at any pin is likely to cause deterioration within the
device and in extreme cases leads to permanent damage of the device. Try to prevent such overvoltage or over-
current conditions at the design stage.
159
8.Precautions
and Handling
Devices
8.2.Handling
Devices
Revised as below:
Correct)
Method to Switch Off VCC12 during Power-Off Sequence
During power-off sequence, it is necessary to switch off VCC12 by driving PSC1 pin low by entering PSS mode
(power domain 2 off). If VCC12 needs to be switched off by other means, RSTX needs to be asserted before
switching off VCC12 to inactivate the operation of VCC12 supplied domain below the operation assurance range.
164
9.Electric
Characteristics
9.1.2
Recommended
operating
condition
Revised as below:
Error)
The detection/release threshold values of following LVD channels are potentially below supply range defined in 9.1.2
Recommended operating condition (refer to "9.1.4.11 Low Voltage Detection (External Voltage)” and “9.1.4.12 Low
Voltage Detection (Internal Voltage)" for detection/release threshold values for these LVD channels):
LVDL0
LVDL1
LVDL2
LVDH0
LVDH1
LVDH2
Correct)
The detection/release threshold values of following LVD channels are potentially below supply range defined in 9.1.2
Recommended operating condition (refer to "9.1.4.11 Low Voltage Detection (External Voltage)” and “9.1.4.12 Low
Voltage Detection (Internal Voltage)" for detection/release threshold values for these LVD channels):
LVDL0
LVDL1
LVDL2
LVDH0
LVDH1
LVDH2
Detection voltage of the external low voltage detection reset (initial) is 2.6V±3.5%*2 *3 or 4.0V±3.5%*1.
This detection voltage level setting is below the minimum operation assurance voltage (2.7V*2 *3 or 4.0V*1) .
Between this detection voltage and the minimum operation assurance voltage,
MCU functions are not guaranteed except for the low voltage detector.
Note that although the detection level is below the minimum operation guarantee voltage,
the LVD reset factor flag is set as the voltage drops below the detection level.
Document Number: 002-10635 Rev. *H Page 283 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
174
9.Electric
Characteristics
9.1.4.1.Source
clock timing
Revised as below:
Error)
Notes:
− The maximum/minimum values have been standardized with the main clock and PLL clock in use.
− Jitter of source oscillator must be smaller than 300ppm.
Correct)
Notes:
− The maximum/minimum values have been standardized with the main clock and PLL clock in use.
− Jitter of source oscillator must be smaller than 300ppm.
− Enough evaluation and adjustment are recommended using oscillator on your system board.
177
9.Electric
Characteristics
9.1.4.3.Internal
clock timing
Revised as below:
Error)
- Note that Ta=125 condition is not supported in this product type.
When using SSCG_PLL output for these internal clock, the MAX value of frequency has the following restrictions.
On the presumption that the modulation mode of SSCG_PLL is used with down spread,
the MAX value of the frequency is standardized.
This means that MAX value of frequency is the maximum value when SSCG_PLL was modulated.
Correct)
- Note that Ta=125 condition is not supported in this product type.
When using SSCG_PLL output for these internal clock, the MAX value of frequency has the following restrictions.
On the presumption that the modulation mode of SSCG_PLL is used with down spread,
the MAX value of the frequency is standardized.
This means that MAX value of frequency is the maximum value when SSCG_PLL was modulated.
"Unused" means a clock source which doesn’t have any supply destinations. Configure it as disable with performing
at the lower clock frequency than the described maximum.
179
9.Electric
Characteristics
9.1.4.3.internal
clock timing
Added Oscillation clock frequency as below:
Correct)
Internal Operation Clock Frequency
Main
Clock
PLL Clock
Multiplied by
1
Multiplied by
2
Multiplied by
15
Multiplied by
30
Multiplied by
40
Multiplied by
60
Oscillation
clock
frequency
[MHz]
4
2
4
8
60
120
160
240
8
4
8
16
120
240
16
8
16
32
240
Document Number: 002-10635 Rev. *H Page 284 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
208
9.Electric
Characteristics
9.1.4.6Multi-
Function Serial
Revised as below:
Error)
I2C timing (SMR:MD2-0=0b100)
(TA: Recommended operating conditions, Vcc5=Vcc53=5.0 V ±10%, VCC12=1.15V ±0.06V, VSS=0.0 V)
Parameter
Symbol
Pin Name
Conditions
Standard
Mode
High-Speed
Mode
Unit
Remarks
Min
Max
Min
Max
SCL clock frequency
fSCL
SCL0, SCL1, SCL4,
SCL8 to SCL12,
SCL16 to SCL17
CL=50pF,
R=(Vp/IOL)*1
0
100
0
400
kHz
Correct)
I2C timing (SMR:MD2-0=0b100)
(TA: Recommended operating conditions, Vcc5=Vcc53=5.0 V ±10%, VCC12=1.15V ±0.06V, VSS=0.0 V)
Parameter
Symbol
Pin Name
Conditions
Standard
Mode
Fast
Mode
Unit
Remarks
Min
Max
Min
Max
SCL clock frequency
fSCL
SCL0, SCL1, SCL4,
SCL8 to SCL12,
SCL16 to SCL17
CL=50pF,
R=(Vp/IOL)*1
0
100
0
400
kHz
Error)
*3: A high-speed mode I2C bus device can be used on a standard mode I2C bus system as long as the
device satisfies the requirement of "tSUDAT ≥ 250 ns".
Correct)
*3: A fast mode I2C bus device can be used on a standard mode I2C bus system as long as the
device satisfies the requirement of "tSUDAT ≥ 250 ns".
216
9.Electric
Characteristics
9.1.4.11.Low
Voltage
Detection
(External
Voltage)
Added *5 and *5 sentences as below:
Error)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Detection voltage
(after trimming)
VDLAT
VCC5
*1
3.86 *3
4.0 *3
4.14 *3
V
When power-
supply voltage falls
and detection level
is set initially
Typ±3.5%
2.51 *4
2.6 *4
2.69 *4
VCC3
*1
2.51
2.6
2.69
V
Correct)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Detection voltage
(after trimming)
VDLAT
VCC5
*1
3.86 *3
4.0 *3
4.14 *3
V
When power-
supply voltage falls
and detection level
is set initially
Typ±3.5% *5
2.51 *4
2.6 *4
2.69 *4
VCC3
*1
2.51
2.6
2.69
V
*5: This detection voltage level setting is below the minimum operation assurance voltage (2.7V*4 or 4.0V*3) .
Between this detection voltage and the minimum operation assurance voltage,
MCU functions are not guaranteed except for the low voltage detector.
Note that although the detection level is below the minimum operation guarantee voltage,
the LVD reset factor flag is set as the voltage drops below the detection level.
Document Number: 002-10635 Rev. *H Page 285 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
217
9.Electric
Characteristics
9.1.4.11.Low
Voltage
Detection
(External
Voltage)
Added *2 and *2 sentences as below:
Error)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Detection voltage
(after trimming)
VRDLAT
VCC12
*1
0.7841
0.8125
0.8410
V
When power-
supply voltage
falls
Typ±3.5%
Correct)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Detection voltage
(after trimming)
VRDLAT
VCC12
*1
0.7841
0.8125
0.8410
V
When power-
supply voltage
falls
Typ±3.5% *2
*2: This detection voltage level setting is below the minimum operation assurance voltage .
Between this detection voltage and the minimum operation assurance voltage,
MCU functions are not guaranteed except for the low voltage detector.
Note that although the detection level is below the minimum operation guarantee voltage,
the LVD reset factor flag is set as the voltage drops below the detection level.
218
9.Electric
Characteristics
9.1.4.12.Low
Voltage
Detection
(Internal Voltage)
Added *2 and *2 sentences as below:
Error)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Detection voltage
(after trimming)
VRDLAT
-
*1
0.844
0.875
0.906
V
When power-
supply voltage falls
Typ±3.5%
Correct)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Detection voltage
(after trimming)
VRDLAT
-
*1
0.844
0.875
0.906
V
When power-
supply voltage falls
Typ±3.5% *2
*2: This detection voltage level setting is below the minimum operation assurance voltage .
Between this detection voltage and the minimum operation assurance voltage,
MCU functions are not guaranteed except for the low voltage detector.
Note that although the detection level is below the minimum operation guarantee voltage,
the LVD reset factor flag is set as the voltage drops below the detection level.
Document Number: 002-10635 Rev. *H Page 286 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
238
239
240
241
9.Electric
Characteristics
9.1.4.21
LCDCbus I/F
Added AC specification of LCD bus I/F as below.
Correct)
9.1.4.21 LCDbus I/F
(1) Intel-8080
(TA: Recommended operating conditions, Vcc3=3.3 V ±0.3V, VSS=DVSS=AVSS=0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Address hold time
tAH
D/C#
(CL = 20pF,
IOL=-5mA,
IOH=5mA),
20
-
ns
Address setup time
tAW
D/C#
20
-
ns
Write cycle time
tCYCW
CS#, WR#
100
-
ns
Write, Enable pulse H width
tCCHW
CS#, WR#
35
-
ns
Write, Enable pulse L width
tCCLW
CS#, WR#
35
-
ns
Write data set time
tDS
DB
20
-
ns
Write data hold time
tDH
DB
20
-
ns
Read cycle time
tCYCR
CS#, RD#
255
-
ns
Read pulse H width
tCCHR
CS#, RD#
90
-
ns
Read pulse L width
tCCLR
CS#, RD#
150
-
ns
Read data access time
tACC
DB
-
145
ns
Read data disable time
tOH
DB
15
-
ns
tAW
WR#,RD#
D/C#
CS#
tAH
tCYCW
tCYCR
tCCL
tCCH
WR#,RD#
tCYCW, tCYCR
tCCL
tCCH
DB(write)
DB(read)
CS#
tDS
tDH
tACC
tOH
Document Number: 002-10635 Rev. *H Page 287 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
(2) Motorola-6800
(TA: Recommended operating conditions, Vcc3=3.3 V ±0.3V, VSS=DVSS=AVSS=0.0 V)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
Address hold time
tAH
D/C#, R/W#
(CL = 20pF,
IOL=-5mA,
IOH=5mA),
20
-
ns
Address setup time
tAW
D/C#, R/W#
20
-
ns
Write cycle time
tCYCW
CS#, E
100
-
ns
Write, Enable pulse H width
tEH
CS#, E
35
-
ns
Write,
Enable
pulse H
widthtEH
CS#, E
35
-
ns
Write, Enable pulse L width
tEL
CS#,E
35
-
ns
Write data set time
tDS
DB
20
-
ns
Write data hold time
tDH
DB
20
-
ns
Read cycle time
tCYCR
CS#, E
255
-
ns
Read pulse H width
tEH
CS#, E
90
-
ns
Read pulse L width
tEL
CS#,E
150
-
ns
Read data access time
tACC
DB
-
145
ns
Read data disable time
tOH
DB
15
-
ns
tAW
E
D/C#, R/W#
CS#
tAH
tCYCW
tCYCR
tEH
tEL
E
tCYCW, tCYCR
tEH
tEL
DB(write)
DB(read)
CS#
tDS
tDH
tACC
tOH
Document Number: 002-10635 Rev. *H Page 288 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
Rev. *C
1
Features
Error)
General purpose I/O port : up to 146
Correct)
General purpose I/O port : up to 148
4
1.Overview
1.2 Document
definition
Error)
Document Type
Definition
Primary User
Document
Code
S6J3310/20/30/40
Datasheet
The function and its characteristics
are specified quantitatively.
Investigator
and hardware
engineer
002-10635
S6J3300
hardware manual
The function and its operation of
S6J3300 series are described.
Software
engineer
002-10185
TraveoTM Platform
hardware manual
The function and its operation of
CPU core platform are described.
Software
engineer
002-07884
Application note
The reference software, sample
application, the reference board
design and so on are explained.
Software and
hardware
engineer
Under
consideration
Correct)
Document Type
Definition
Primary User
Document
Code
S6J3310/20/30/40
Datasheet
The function and its characteristics
are specified quantitatively.
Investigator
and hardware
engineer
002-10635
S6J3300
hardware manual
The function and its operation of
S6J3300 series are described.
Software
engineer
002-10185
TraveoTM Platform
hardware manual
The function and its operation of
CPU core platform are described.
Software
engineer
002-07884
Application note
The reference software, sample
application, the reference board
design and so on are explained.
Software and
hardware
engineer
002-03898
002-04455
002-04446
002-09716
002-04452
002-04096
002-12061
002-02495
Document Number: 002-10635 Rev. *H Page 289 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
5
6
2.Function List
2.1 Product
lineup
Error)
Function
S6J3310
S6J3320
S6J3330
S6J3340
Remark
Sound waveform
generator
1 unit x 5 outputs
See 2.2.1
I2S
2 ch
One only supports an
output as a function of
the sound system.
Correct)
Function
S6J3310
S6J3320
S6J3330
S6J3340
Remark
Sound waveform
generator
1 unit x 5 outputs
No
See 2.2.1
I2S
2 ch
1ch
One only supports an
output as a function of
the sound system.
5
6
2.Function List
2.1 Product
lineup
Error)
Function
S6J3310
S6J3320
S6J3330
S6J3340
Remark
General
Purpose I/O
Option
See 2.2.2
12bit-A/D
converter
2 unit - 48 input ports (Max)
See 2.2.2
LCD controller
4COM x 32 SEG (Max)
See 2.2.2
Correct)
Function
S6J3310
S6J3320
S6J3330
S6J3340
Remark
General
Purpose I/O
Option
See 2.2.3
12bit-A/D
converter
2 unit - 48 input ports (Max)
See 2.2.3
LCD controller
4COM x 32 SEG (Max)
See 2.2.3
Document Number: 002-10635 Rev. *H Page 290 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
8
2.Function List
2.2.2 ID
Error)
Function Digit
Revision
Chip ID
JTAG ID
S,U,T,V
C
0x10122100
0x1000B5CF
A,C,E,G
C
0x10128100
0x1000B5CF
B,D,F,H
C
0x10120100
0x1000B5CF
Correct)
Function Digit
Revision
Chip ID
JTAG ID
S,U,T,V
C
0x10122100
0x1000B5CF
D
0x10122200
A,C,E,G
C
0x10128100
D
0x10128200
B,D,F,H
C
0x10120100
D
0x10120200
10
3.Product
Description
3.2 Product
description
Error)
Power Domain (PD)
The product series supports the power off control of PD1, PD2 (including PD3 and 5) and PD6.
Correct)
Power Domain (PD)
The product series supports the power off control of PD1, PD2 (including PD3 and 5), PD4_0, PD4_1
and PD6.
17
18
19
20
4.Package and
Pin Assignment
4.1.1 TEQFP-
208 Pin
Assignment
Error)
4.1.1 TEQFP-208 Pin Assignment(S6J3310)
Figure 4 1: TEQFP-208
Correct)
4.1.1 TEQFP-208 Pin Assignment
Figure 4-1: TEQFP-208 (S6J331xKyz)
Figure 4-2: TEQFP-208 (S6J332xKyz) add
Figure 4-3: TEQFP-208 (S6J333xKyz) add
Figure 4-4: TEQFP-208 (S6J334xKyz) add
21
22
23
24
4. Package
and Pin
Assignment
4.1.2 TEQFP-
176 Pin
Assignment
Error)
4.1.2 TEQFP-176 Pin Assignment(S6J3310)
Figure 4-2: TEQFP-176
Correct)
4.1.2 TEQFP-176 Pin Assignment
Figure 4-5: TEQFP-176 (S6J331xJyz)
Figure 4-6: TEQFP-176 (S6J332xJyz) add
Figure 4-7: TEQFP-176 (S6J333xJyz) add
Figure 4-8: TEQFP-176 (S6J334xJyz) add
Document Number: 002-10635 Rev. *H Page 291 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
25
26
27
28
4.Package and
Pin Assignment
4.1.3 TEQFP-
144 Pin
Assignment
Error)
4.1.3 TEQFP-144 Pin Assignment(S6J3310)
Figure 4-2: TEQFP-144
Correct)
4.1.3 TEQFP-144 Pin Assignment
Figure 4-9: TEQFP-144 (S6J331xHyz)
Figure 4-10: TEQFP-144 (S6J332xHyz) add
Figure 4-11: TEQFP-144 (S6J333xHyz) add
Figure 4-12: TEQFP-144 (S6J334xHyz) add
29
4.Package and
Pin Assignment
4.2.1 TEQFP208
Error)
-
Correct)
Revised PKG figure.
Added PKG Code.
30
4.Package and
Pin Assignment
4.2.2 TEQFP176
Error)
-
Correct)
Revised PKG figure.
Added PKG Code.
31
32
4.Package and
Pin Assignment
4.2.3 TEQFP144
Error)
-
Correct)
Revised PKG figure.
Added PKG Code.
35
5.IO Circuit
Type
5.1. I/O Circuit
Type
Error)
Type N
Correct)
Type N
Reset input
Document Number: 002-10635 Rev. *H Page 292 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
170
9. Electric
Characteristics
9.1.1 Absolute
Maximum
Rating
Error)
Power consumption
PD
-
1500
mW
Operating temperature
TA
-40
105
oC
PD≤2000mW
-40
125
oC
PD≤1200mW
Correct)
Power consumption
PD
-
2000
mW
-40oC≤TA≤105oC
-
1100
mW
-40oC≤TA≤125oC
Operating temperature
TA
-40
105
oC
PD≤2000mW
-40
125
oC
PD≤1100mW
172
9. Electric
Characteristics
9.1.2
Recommended
operating
condition
Error)
Operating temperature
TA
-
-40
105
oC
PD≤2000mW
TA
-
-40
125
oC
PD≤1200mW
Correct)
Operating temperature
TA
-
-40
105
oC
PD≤2000mW
TA
-
-40
125
oC
PD≤1100mW
172
9.Electric
Characteristics
9.1.2Recomme
nded operating
condition
Error)
S6J33xxxSC, S6J33xxxUC, S6J33xxxTC, S6J33xxxVC,
S6J33xxxBC, S6J33xxxDC, S6J33xxxFC, S6J33xxxHC,
S6J33xxxAC, S6J33xxxCC, S6J33xxxEC, S6J33xxxGC
Correct)
S6J33xxxSx, S6J33xxxUx, S6J33xxxTx, S6J33xxxVx,
S6J33xxxBx, S6J33xxxDx, S6J33xxxFx, S6J33xxxHx,
S6J33xxxAx, S6J33xxxCx, S6J33xxxEx, S6J33xxxGx
Document Number: 002-10635 Rev. *H Page 293 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
173
9. Electric
Characteristics
9.1.2
Recommended
operating
condition
Error)
LVDL0
LVDL1
LVDL2
LVDH0
LVDH1
LVDH2
Detection voltage of the external low voltage detection reset (initial) is 2.6V±3.5%*2 *3 or 4.0V±3.5%*1.
This detection voltage level setting is below the minimum operation assurance voltage (2.7V*2 *3 or
4.0V*1) .
Between this detection voltage and the minimum operation assurance voltage,
MCU functions are not guaranteed except for the low voltage detector.
Note that although the detection level is below the minimum operation guarantee voltage, the LVD reset
factor flag is set as the voltage drops below the detection level.
Correct)
LVDL0
LVDL1
LVDL2
LVDH0
LVDH1
LVDH2
When it is used outside recommended range (this is the range of guaranteed operation), contact your
sales representative.The initial detection voltage of the external low voltage detection is 2.6V±3.5%*2
*3(LVDH1/LVDH2) or 0.8V±3.5%(LVDL2).
This LVD setting and internal LVD (LVDL0/LVDL1) cannot be used to reliably generate a reset before
voltage dips below minimum guaranteed MCU operation voltage, as these detection levels are below the
minimum guaranteed MCU operation
voltage.
Document Number: 002-10635 Rev. *H Page 294 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
181
182
9. Electric
Characteristics
9.1.3 DC
characteristics
Error)
ICCT5
VCC5
Timer mode
-
370
810
µA
TA=25C. Power only supplies to Backup
RAM and system controllers. When using
4MHz crystal for main oscillator.
-
360
780
µA
TA=25C. Power only supplies to Backup
RAM and system controllers. When
shutting down 16kB Backup RAM and
using 4MHz crystal for main oscillator.
ICCH5
Stop mode
-
100
400
µA
TA=25C. Power only supplies to Backup
RAM and system controllers.
Correct)
ICCT5
VCC5
Timer
mode
-
370
810
µA
TA=25C. 4MHz crystal for main
oscillator
PD1=ON, PD4_0=ON, PD4_1=ON
-
360
780
µA
TA=25C. 4MHz crystal for main
oscillator.
PD1=ON, PD4_0=ON or PD4_1=ON
-
350
750
µA
TA=25C. 4MHz crystal for main
oscillator.
PD1=ON
-
450
890
µA
TA=25C. 8MHz crystal for main
oscillator
PD1=ON, PD4_0=ON, PD4_1=ON
-
440
860
µA
TA=25C. 8MHz crystal for main
oscillator.
PD1=ON, PD4_0=ON or PD4_1=ON
-
430
830
µA
TA=25C. 8MHz crystal for main
oscillator.
PD1=ON
-
110
430
µA
TA=25C. 32kHz crystal for sub
oscillator
PD1=ON, PD4_0=ON, PD4_1=ON
-
100
400
µA
TA=25C. 32kHz crystal for sub
oscillator.
PD1=ON, PD4_0=ON or PD4_1=ON
-
90
370
µA
TA=25C. 32kHz crystal for sub
oscillator.
PD1=ON
ICCH5
VCC5
Stop mode
-
100
400
µA
TA=25C.
PD1=ON, PD4_0=ON, PD4_1=ON
-
90
370
µA
TA=25C.
PD1=ON, PD4_0=ON or PD4_1=ON
-
80
340
µA
TA=25C.
PD1=ON
Document Number: 002-10635 Rev. *H Page 295 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
191
9. Electric
Characteristics
9.1.4.5 Power-
on Conditions
Error)
Power off time
VCC5
-
100
-
-
μs
*2
Correct)
Power off time
tOFF
VCC5
-
100
-
-
μs
*2
226
253
9.Electric
Characteristics
9.1.4.11Low
Voltage
Detection
(External
Voltage)
9.1.5 A/D
converter
Error)
S6J33xxxSC, S6J33xxxUC, S6J33xxxTC, S6J33xxxVC,
S6J33xxxAC, S6J33xxxBC, S6J33xxxCC, S6J33xxxDC,
S6J33xxxEC, S6J33xxxFC, S6J33xxxGC, S6J33xxxHC
Correct)
S6J33xxxSx, S6J33xxxUx, S6J33xxxTx, S6J33xxxVx,
S6J33xxxAx, S6J33xxxBx, S6J33xxxCx, S6J33xxxDx,
S6J33xxxGx, S6J33xxxFx, S6J33xxxGx, S6J33xxxHx
Document Number: 002-10635 Rev. *H Page 296 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
226
9. Electric
Characteristics
9.1.4.11 Low
Voltage
Detection
(External
Voltage)
Low-voltage detection (external low-voltage detection)
Error)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Supply
voltage
range
VDP5
VCC5
-
3.5 *3
-
5.5 *3
V
2.7 *4
-
3.6 *4
Detection
voltage
(before
trimming)
VDLBT
VCC5
*1
3.6 *3
4.0 *3
4.4 *3
V
When power-
supply voltage
falls and
detection level is
set initially
2.3 *4
2.6 *4
2.9 *4
VCC3
*1
2.3
2. 6
2.9
V
Detection
voltage
(after
trimming)
VDLAT
VCC5
*1
3.86 *3
4.0 *3
4.14 *3
V
When power-
supply voltage
falls and
detection level is
set initially
Typ±3.5% *5
2.51 *4
2.6 *4
2.69 *4
VCC3
*1
2.51
2.6
2.69
V
*5: This detection voltage level setting is below the minimum operation assurance voltage (2.7V*4 or
4.0V*3) .Between this detection voltage and the minimum operation assurance voltage,
MCU functions are not guaranteed except for the low voltage detector.
Note that although the detection level is below the minimum operation guarantee voltage,
the LVD reset factor flag is set as the voltage drops below the detection level.
Correct)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Supply
voltage
range
VDP5
VCC5
-
3.5 *3
-
5.5 *3
V
2.7 *4
-
3.6 *4
VDP3
VCC3
-
2.7
-
3.6
V
Detection
voltage
(before
trimming)
VDLBT
VCC5
*1
3.6 *3
4.0 *3
4.4 *3
V
When power-
supply voltage
falls and
detection level
is set initially
*1 *5
2.3 *4
2.6 *4
2.9 *4
VCC3
*1 *5
2.3
2. 6
2.9
V
Detection
voltage
(after
trimming)
VDLAT
VCC5
*1
3.86 *3
4.0 *3
4.14 *3
V
When power-
supply voltage
falls and
detection level
is set initially
Typ±3.5%
*1 *5
2.51 *4
2.6 *4
2.69 *4
VCC3
*1 *5
2.51
2.6
2.69
V
*5: These LVD settings cannot be used to reliably generate a reset before voltage dips below minimum
guaranteed MCU operation voltage, as these detection levels are below the minimum guaranteed MCU
operation voltage(2.7V).
Document Number: 002-10635 Rev. *H Page 297 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
227
9. Electric
Characteristics
9.1.4.11 Low
Voltage
Detection
(External
Voltage)
Low-voltage detection (1.15 V power supply low-voltage detection)
Error)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Supply
voltage
range
VRDP12
VCC12
-
1.09
-
1.21
V
Detection
voltage
(before
trimming)
VRDLBT
VCC12
*1
0.7125
0.8125
0.9125
V
When power-
supply voltage
falls
Detection
voltage
(after
trimming)
VRDLAT
VCC12
*1
0.7841
0.8125
0.841
V
When power-
supply voltage
falls
Typ±3.5% *2
*2: This detection voltage level setting is below the minimum operation assurance voltage .
Between this detection voltage and the minimum operation assurance voltage,
MCU functions are not guaranteed except for the low voltage detector.
Note that although the detection level is below the minimum operation guarantee voltage,
the LVD reset factor flag is set as the voltage drops below the detection level.
Correct)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Supply
voltage
range
VRDP12
VCC12
-
1.09
-
1.21
V
Detection
voltage
(before
trimming)
VRDLBT
VCC12
*1 *2
0.7125
0.8125
0.9125
V
When power-
supply voltage
falls
Detection
voltage
(after
trimming)
VRDLAT
VCC12
*1 *2
0.7841
0.8125
0.841
V
When power-
supply voltage
falls
Typ±3.5%
*2: These LVD settings cannot be used to reliably generate a reset before voltage dips below minimum
guaranteed MCU operation voltage, as these detection levels are below the minimum guaranteed MCU
operation voltage (1.09V).
Document Number: 002-10635 Rev. *H Page 298 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
228
9. Electric
Characteristics
9.1.4.12 Low
Voltage
Detection
(Internal
Voltage)
Low-voltage detection (internal low-voltage detection for LVDL1)
Error)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Supply
voltage
range
VRDP5
-
-
1.05
-
1.21
V
Detection
voltage
VRDLBT
-
*1
0.775
0.875
0.975
V
When power-
supply voltage
falls *3
Detection
voltage
VRDLAT
-
*1
0.844
0.875
0.906
V
When power-
supply voltage
falls
Typ±3.5% *2 *3
Hysteresis
width
VRHYS
-
-
-
75
-
mV
When power-
supply voltage
rises
Low-
voltage
detection
time
TRd
-
-
-
-
30
μs
*4
*2: This detection voltage level setting is below the minimum operation assurance voltage .
Between this detection voltage and the minimum operation assurance voltage,
MCU functions are not guaranteed except for the low voltage detector.
Note that although the detection level is below the minimum operation guarantee voltage,
the LVD reset factor flag is set as the voltage drops below the detection level.
*3: This LVD cannot be used to reliably generate a reset before voltage dips below minimum guaranteed
MCU operation voltage, as these detection levels are below the minimum guaranteed MCU operation
voltage.
*4: After the brown-out event where the voltage level dips below the detection threshold for less than this
time, the detection may occur or be canceled.
Document Number: 002-10635 Rev. *H Page 299 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
Correct)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Supply
voltage
range
VRDP5
-
-
1.05
-
1.21
V
Detection
voltage
(before
trimming)
VRDLBT
-
*1 *2
0.775
0.875
0.975
V
When power-
supply voltage
falls
Detection
voltage
(after
trimming)
VRDLAT
-
*1 *2
0.844
0.875
0.906
V
When power-
supply voltage
falls
Typ±3.5%
Hysteresis
width
VRHYS
-
-
-
75
-
mV
When power-
supply voltage
rises
Low-
voltage
detection
time
TRd
-
-
-
-
30
μs
*3
*2: This LVD cannot be used to reliably generate a reset before voltage dips below minimum guaranteed
MCU operation voltage, as these detection levels are below the minimum guaranteed MCU operation
voltage.
*3: After the brown-out event where the voltage level dips below the detection threshold for less than this
time, the detection may occur or be canceled.
248
9. Electric
Characteristics
9.1.4.21 LCD
bus I/F
Error)
-
Correct)
All change
249
250
251
252
9. Electric
Characteristics
9.1.4.22
Pow
er and Reset
Sequence
Error)
-
Correct)
Newly added
Document Number: 002-10635 Rev. *H Page 300 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
263
11. Ordering
Information
Error)
Part Number
Package
S6J331EKCC*******
208-pin plastic TEQFP
(TEQFP208)
S6J331EKBC*******
208-pin plastic TEQFP
(TEQFP208)
S6J331EKAC*******
208-pin plastic TEQFP
(TEQFP208)
S6J331EJCC*******
176-pin plastic TEQFP
(TEQFP176)
S6J332EJCC*******
176-pin plastic TEQFP
(TEQFP176)
S6J331EJAC*******
176-pin plastic TEQFP
(TEQFP176)
S6J332EJAC*******
176-pin plastic TEQFP
(TEQFP176)
S6J332EHSC*******
144-pin plastic TEQFP
(TEQFP144)
S6J332EHSC*******
144-pin plastic TEQFP
(TEQFP144)
Document Number: 002-10635 Rev. *H Page 301 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
Correct)
Part Number *1
Package
S6J331EKEx*******
208-pin plastic TEQFP
(LEW208)
S6J332CKSx*******
208-pin plastic TEQFP
(LEW208)
S6J334CKSx*******
208-pin plastic TEQFP
(LEW208)
S6J331EJAx*******
176-pin plastic TEQFP
(LEW176)
S6J332CJBx*******
176-pin plastic TEQFP
(LEW176)
S6J332CJTx*******
176-pin plastic TEQFP
(LEW176)
S6J332EJBx*******
176-pin plastic TEQFP
(LEW176)
S6J334BJDx*******
176-pin plastic TEQFP
(LEW176)
S6J334CJEx*******
176-pin plastic TEQFP
(LEW176)
S6J334CJTx*******
176-pin plastic TEQFP
(LEW176)
S6J334DJEx*******
176-pin plastic TEQFP
(LEW176)
S6J334DJTx*******
176-pin plastic TEQFP
(LEW176)
S6J334EJAx*******
176-pin plastic TEQFP
(LEW176)
S6J334EJEx*******
176-pin plastic TEQFP
(LEW176)
S6J334EJTx*******
176-pin plastic TEQFP
(LEW176)
S6J334CHBx*******
144-pin plastic TEQFP
(LEX144, LEK144)
*1: x is selected from the following parameter.
x : C, D (Revision)
Rev. *E
6
2. Function List
2.1 Function
list
Revised the below:
CAN-FD RAM (ECC supported)
Error)
16KB/ch
It equivalents to 128 message buffer per channel of CCAN module
Correct)
16KB/ch
It equivalents to 128 message buffer per channel of MCAN module
Document Number: 002-10635 Rev. *H Page 302 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
12
3. Product
Description
3.2 Product
description
Error)
Power Supply
3V external power supply should be controlled by GPIO.
Correct)
Power Supply
3V external power supply could be controlled by GPIO.
61
7. Port
configuration
7.1 Resource
Input
Configuration
Module
Error)
-
Correct)
The Resource which are available through only one port does not have the multiplexer implemented i.e.
No RIC_RESIN register.
169
9. Electric
Characteristics
9.1.1 Absolute
Maximum
Rating
Error)
Power supply voltage*1, *2
VCC12
VSS-0.3
VSS+1.8
V
VCC12≤ VCC53
VCC12≤ VCC3
VCC12≤ DVCC
VCC12≤ AVCC5
Correct)
Power supply voltage*1, *2
VCC12
VSS-0.3
VSS+1.8
V
VCC12≤ AVCC5
169
9. Electric
Characteristics
9.1.1 Absolute
Maximum
Rating
Error)
Total maximum clamp current
Σ|ICLAMP |
-
50
mA
SPECIAL SPEC*A
Correct)
Total maximum clamp current
Σ|ICLAMP |
-
90
mA
*B
Total maximum clamp current
Σ|ICLAMP |
-
65
mA
*C
170
9. Electric
Characteristics
9.1.1 Absolute
Maximum
Rating
Error)
-
Correct)
System
Thermal
Resistance
Theta j-a1
-
17
oC/W
TEQFP
208
The minimum value
depends on the
system specification
of heat radiation. The
described value is
estimated under the
condition which is
specified at “9.1.2
Recommended
Operating
Conditions”.
Theta j-a2
-
19
oC/W
TEQFP
176
Theta j-a3
-
20
oC/W
TEQFP
144
(0.5mm
Pitch)
Theta j-a4
-
22
oC/W
TEQFP
144
(0.4mm
Pitch)
Package
Thermal
Resistance
Psi j-t1
-
0.6
oC/W
TEQFP208
Psi j-t2
-
1.0
oC/W
TEQFP176
Psi j-t3
-
2.0
oC/W
TEQFP144 (0.5mm Pitch)
Psi j-t4
-
2.0
oC/W
TEQFP144 (0.4mm Pitch)
Document Number: 002-10635 Rev. *H Page 303 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
172
173
174
9. Electric
Characteristics
9. 1 Electric
Characteristics
Error)
-
Correct)
Newly added
*B Relevant pins: All general-purpose ports and analog input pins
*C Relevant pins: All general-purpose ports and analog input pins
176
9. Electric
Characteristics
9.1.2
Recommended
operating
condition
Error)
− In the case of use in VCC5 = AVCC5 = DVCC of conditions, please launch the power supply in the
following sequence.
Required power supply sequence is the following:
VCC5 -> [DVCC or VCC53 or AVCC5 or VCC3 or AVCC3_DAC] -> VCC12
Note that power supplies inside "[ ]" can be turned on in arbitrary order.
Corresponding Part number is S6J33xxxSC or S6J33xxxUC or S6J33xxxTC or S6J33xxxVC or
S6J33xxxBC or S6J33xxxDC or S6J33xxxFC or S6J33xxxHC.
− In the case of use in VCC5 = AVCC5 < DVCC of conditions, please launch the power supply in the
following sequence.
Required power supply sequence is the following:
VCC5 -> DVCC -> [VCC53 or AVCC5 or VCC3 or AVCC3_DAC] -> VCC12.
Note that power supplies inside "[ ]" can be turned on in arbitrary order.
Corresponding Part number is S6J33xxxAC or S6J33xxxCC or S6J33xxxEC or S6J33xxxGC.
Correct)
- Required power supply sequence is the following:
{VCC5 -> AVCC5} -> [DVCC, VCC12, VCC3, AVCC3_DAC]
Note that power supplies inside "[ ]" can be turned on in arbitrary order and "{ }" can be turned on in
shown sequence or simultaneously.
Document Number: 002-10635 Rev. *H Page 304 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
177
9. Electric
Characteristics
9.1.2
Recommended
operating
condition
Error)
-
Correct)
Note:
−TA: Ambient temperature (JEDEC)
−TC: Case temperature (JEDEC), the maximum measured temperature of package case top.
−Both rating of TA and TC should simultaneously be satisfied as maximum operation temperature.
−The following condition should be satisfied in order to facilitate heat dissipation.
1. Four or more layers PCB should be used.
2. The area of PCB should be 114.3 mm x 76.2 mm or more, and the thickness should be 1.6 mm or
more. (JEDEC standard)
3. One layer of middle layers at least should be used for dedicated layer to radiate heat with residual
copper rate 90% or more. The layer can be used for system ground.
4. 35% or more of the die stage area which is exposed at back surface of package should be soldered to
a part of 1st layer.
5. The part of 1st layer should be connected to the dedicated heat radiation layer with more than 10
thermal via holes.
Example thermal via holes on PCB
<Figure>
− The above figure is a schematic diagram showing PCB in section.
− Thermal via holes should closely be placed and aligned with lands.
− It is recommended to connect the land pattern to the VSS-ground level (GND plan of inner layer bellow
the MCU) as thermal heat sink.
Document Number: 002-10635 Rev. *H Page 305 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
185
9. Electric
Characteristics
9.1.3 DC
characteristics
Error)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Power
supply
current
ICC12
VCC
12
Normal
operation
-
500
1000
mA
TA=-40 ~ 105C
CPU:240MHz,
HPM:120MHz
(CPU:200MHz,
HPM:200MHz)
GDC : 200MHz
Flash
write/erase
-
550
1050
mA
TA=-40 ~ 105C
CPU:240MHz,
HPM:120MHz
(CPU:200MHz,
HPM:200MHz)
GDC : 200MHz
ICCH12
Timer/ Stop
Mode
-
-
650
mA
Correct)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Power
supply
current
ICC12
VCC
12
Normal
operation
-
320
800
mA
TA=-40 ~ 105C
CPU:240MHz,
HPM:120MHz
(CPU:200MHz,
HPM:200MHz)
GDC : 200MHz
-
-
395
mA
Example use case
*1
TA=-40 ~ 105C
CPU:60MHz,
HPM:60MHz
GDC : 60MHz
Flash
write/erase
-
350
850
mA
TA=-40 ~ 105C
CPU:240MHz,
HPM:120MHz
(CPU:200MHz,
HPM:200MHz)
GDC : 200MHz
ICCH12
Timer/ Stop
Mode
-
-
430
mA
186
9. Electric
Characteristics
9.1.3 DC
characteristics
Error)
-
Correct)
*1 : Example use case at following condition
CPU:60MHz, HPM:60MHz, GDC : 60MHz
Peripherals:
- DMAC active (WorkFlash => SystemRAM)
- All timers active
- 6 SMCs, 1 CAN, 2LIN, 1SPI, PWMs, ADCs
Display controller:
- 2 (= all) layers active (60 MHz, noise RGBA, 32 bpp, 2048 x 5 pixels)
- Any other resources inactive
- IOs no toggle
Document Number: 002-10635 Rev. *H Page 306 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
254
255
256
9. Electric
Characteristics
9.1.4.22 Power
and Reset
Sequence
Error)
-
Correct)
Newly added
Case-1, Case2-1 and Case2-2
266
9. Electric
Characteristics
9.1.7.1
Electrical
Characteristics
Error)
Parameter
Rating
Unit
Remarks
Min
Typ
Max*3
Sector erase time
-
120
480
ms
Large sector*1
Internal preprogramming time
included
-
120
480
ms
8kB sector*1
Internal preprogramming time
included
-
120
480
ms
4kB sector*1
Internal preprogramming time
included
16bit write
time(Program)
-
30
384
µs
System-level overhead time
excluded*1
32bit write
time(Program)
-
30
384
µs
System-level overhead time
excluded*1
64bit write
time(Program)
-
30
384
µs
System-level overhead time
excluded*1
256bit write
time(Program)
-
40
512
µs
System-level overhead time
excluded*1
Page mode write
time(Program)
-
320
4096
µs
System-level overhead time
excluded*1
32bit write time(Work)
-
30
384
µs
System-level overhead time
excluded*1
Correct)
Parameter
Rating
Unit
Remarks
Min
Typ
Max*3
Sector erase time
-
120
180
ms
Large sector*1
Internal preprogramming time
included
-
120
180
ms
8kB sector*1
Internal preprogramming time
included
-
120
180
ms
4kB sector*1
Internal preprogramming time
included
16bit write
time(Program)
-
30
60
µs
System-level overhead time
excluded*1
32bit write
time(Program)
-
30
60
µs
System-level overhead time
excluded*1
64bit write
time(Program)
-
30
60
µs
System-level overhead time
excluded*1
256bit write
time(Program)
-
40
70
µs
System-level overhead time
excluded*1
Page mode write
time(Program)
-
320
600
µs
System-level overhead time
excluded*1
32bit write time(Work)
-
30
60
µs
System-level overhead time
excluded*1
Document Number: 002-10635 Rev. *H Page 307 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
270
12. Appendix
12.1
Application 1:
JTAG tool
connection
Error)
-
Correct)
Newly added this section
Rev. *F
4
1. Overview
1.2 Document
Definition
Error)
Table 1-1
Correct)
Table 1-1: Document Definition
5
2. Function List
2.1 Function
List
Error)
Table 2-1
Correct)
Table 2-1: Function Lineup
7
2. Function List
2.2.1 Basic
option
Error)
Figure 2-1
Correct)
Figure 2-1: Option and Part Number for S6J3310/20/30/40 Series
7
2. Function List
2.2.1 Basic
option
Error)
Revision: Revision version
Correct)
Revision:
8
2. Function List
2.2.3
Restriction
Error)
Table 2-2
Correct)
Table 2-2: Pin Restriction
10
3. Product
Description
3.2 Product
Description
Error)
Table 3-1
Correct)
Table 3-1: Product Features
Digit
D
E
Fixed TCFLASH Sector Write Permission and Data Retention after Reset
Fixed Stabilization time for sub oscillator
C
Leakage current improvement
Fixed Operation frequency of embedded Program Flash and CPU,
Description
Document Number: 002-10635 Rev. *H Page 308 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
17
18
19
20
21
22
23
24
25
26
27
28
4. Package
and Pin
Assignment
4.1 Pin
Assignment
Error)
z : C, D (Revision)
Correct)
z : C, D, E (Revision)
Document Number: 002-10635 Rev. *H Page 309 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
185
9. Electric
Characteristics
9.1.3 DC
characteristics
Error)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Power
supply
current
ICC12
VCC1
2
Normal
operation
-
320
800
mA
TA=-40 ~ 105C
CPU:240MHz,
HPM:120MHz
(CPU:200MHz,
HPM:200MHz)
GDC : 200MHz
-
-
395
mA
Example use case *1
TA=-40 ~ 105C
CPU:60MHz, HPM:60MHz
GDC : 60MHz
Flash
write/erase
-
350
850
mA
TA=-40 ~ 105C
CPU:240MHz,
HPM:120MHz
(CPU:200MHz,
HPM:200MHz)
GDC : 200MHz
ICCH12
Timer/ Stop
Mode
-
-
430
mA
ICC5
VCC5
Normal
operation
-
45
85
mA
Flash
write/erase
-
-
100
mA
Correct)
Parameter
Symbol
Pin
Name
Conditions
Value
Unit
Remarks
Min
Typ
Max
Power
supply
current
ICC12
VCC1
2
Normal
operation
-
315
775
mA
TA=-40 ~ 105 C
CPU: 240 MHz,
HPM: 120 MHz
(CPU: 200 MHz,
HPM: 200 MHz)
GDC: 200 MHz
-
-
395
mA
Example use case *1
TA=-40 ~ 105 C
CPU:60 MHz, HPM:60 MHz
GDC : 60 MHz
Flash
write/erase
-
320
780
mA
TA=-40 ~ 105C
CPU: 240 MHz,
HPM: 120 MHz
(CPU: 200 MHz,
HPM: 200 MHz)
GDC : 200 MHz
ICCH12
Timer/ Stop
Mode
-
-
420
mA
ICC5
VCC5
Normal
operation
-
25
45
mA
Flash
write/erase
-
-
60
mA
Document Number: 002-10635 Rev. *H Page 310 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
187
9. Electric
Characteristics
9.1.3 DC
characteristics
Error)
-
Correct)
Paramete
r
Symb
ol
Pin
Name
Condition
s
Value
Unit
Remarks
Min
Typ
Max
Power
supply
current *
ICCT5
VCC5
Timer
mode
-
345
630
µA
TA=25 C. 4 MHz crystal
for main oscillator
PD1=ON, PD4_0=ON,
PD4_1=ON
-
340
625
µA
TA=25 C. 4 MHz crystal
for main oscillator.
PD1=ON, PD4_0=ON or
PD4_1=ON
-
335
620
µA
TA=25C. 4 MHz crystal
for main oscillator.
PD1=ON
-
420
705
µA
TA=25 C. 8 MHz crystal
for main oscillator
PD1=ON, PD4_0=ON,
PD4_1=ON
-
415
700
µA
TA=25 C. 8 MHz crystal
for main oscillator.
PD1=ON, PD4_0=ON or
PD4_1=ON
-
410
695
µA
TA=25 C. 8 MHz crystal
for main oscillator.
PD1=ON
-
80
135
µA
TA=25 C. 32 kHz crystal
for sub oscillator
PD1=ON, PD4_0=ON,
PD4_1=ON
-
75
130
µA
TA=25 C. 32 kHz crystal
for sub oscillator.
PD1=ON, PD4_0=ON or
PD4_1=ON
-
70
125
µA
TA=25 C. 32 kHz crystal
for sub oscillator.
PD1=ON
ICCH5
Stop
mode
-
75
130
µA
TA=25 C.
PD1=ON, PD4_0=ON,
PD4_1=ON
-
70
125
µA
TA=25 C.
PD1=ON, PD4_0=ON or
PD4_1=ON
-
65
120
µA
TA=25 C.
PD1=ON
* Electric Characteristics for S6J33xxxxE.
Document Number: 002-10635 Rev. *H Page 311 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
264
265
9. Electric
Characteristics
9.1.6 Audio
DAC
Error)
Figure 9-1
Figure 9-2
Figure 9-3
Correct)
Figure 9-1: Connection between RL and AVCC_DAC/2 (Example)
Figure 9-2: Startup Time
Figure 9-3: Coupling Capacitance (Example)
270
11. Ordering
Information
Error)
x : C,D (Revision)
Correct)
x : C,D, E (Revision)
Rev. *G
6
2. Function List
2.1. Function List
Function: CRC
Error)
1 unit
Correct)
4 units
6
2. Function List
2.1. Function List
Function: DDR HSSPI
Error)
2 ch
Correct)
1 ch
8
2. Function List
2.2.2 ID
Error)
Function Digit
Revision
Chip ID
JTAG ID
S,U,T,V
C
0x10122100
0x1000B5CF
D
0x10122200
A,C,E,G
C
0x10128100
D
0x10128200
B,D,F,H
C
0x10120100
D
0x10120200
Correct)
Function Digit
Revision
Chip ID
JTAG ID
S,U,T,V
C
0x10122100
0x1000B5CF
D, E
0x10122200
A,C,E,G
C
0x10128100
D, E
0x10128200
B,D,F,H
C
0x10120100
D, E
0x10120200
Document Number: 002-10635 Rev. *H Page 312 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
10
3: Product
Description
3.2. Product
Description
Feature: Clock
Error)
-
Correct)
Main Oscillation Stabilization Wait Time (at 4 MHz):8.19ms (Initial value)
10
3: Product
Description
3.2. Product
Description
Error)
-
Correct)
Feature: Embedded CR oscillation
See the TraveoTM Platform hardware manual in detail.
Stabilization time is as followings.
0.35 ms to 0.8 ms for 4 MHz (Fast clock)
0.43 ms to 1.28 ms for 100 kHz (Slow clock)
11
3: Product
Description
3.2. Product
Description
Feature: Reset
Error)
Based on Cortex R5F platform
Following resets are not mounted on this device.
INITX
SRSTX
Correct)
RSTX pin + MD pin simultaneous assert INITX (Same as INITX pin input)
Occurrence factor: Simultaneously inputting “L” level to RSTX pin and inputting “L” level to MD pin
Release factor: Inputting “H” level to RSTX pin
See the TraveoTM Platform hardware manual in detail.
Following resets are not mounted on this device.
SRSTX (and nSRST pin)
The product series does not support EX5VRST and writing EX5VRSTCNT bits in SYSC0_SPECFGR
has no effect.
11
3: Product
Description
3.2. Product
Description
Feature: PLL / SSCG PLL
Error)
Down spread mode is only supported and available.
Correct)
Product supports down spread and center spread modes with the conditions defined in 9.1.4.3 "Internal Clock Timing".
12
3: Product
Description
3.2. Product
Description
Feature: Embedded Program/Work Flash Memory
Error)
Work Flash can be accessed with 0-wait-cycle if CPU frequency is 12.5MHz or less.
7-wait-cycle: 80MHz or less.
13-wait-cycle: 160MHz or less.
Correct)
Work Flash can be accessed with 0-wait-cycle if CPU frequency is 12.5MHz or less.
6-wait-cycle: 80MHz or less.
12-wait-cycle: 160MHz or less.
Document Number: 002-10635 Rev. *H Page 313 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
13
3: Product
Description
3.2. Product
Description
Feature: I2S
Error)
− I2S has its own PPU, but the function is fixed to disable.
Correct)
-
14
3: Product
Description
3.2. Product
Description
Feature: Multi-Functional Serial (MFS)
Error)
Some ports of MFS have the dedicated I/O for I2C.
See Port description list in detail.
When the voltage supply of I2C interface is 5.0 V, it cannot use the I/O cells of 3.3 V voltage supply for the I2C
terminal.
CTS/RTS is not mounted (hardware flow control is not supported for this series.)
Correct)
Only 2 ports of MFS have the dedicated I/O for I2C.
See I2C timing in 9.1.4.6 Multi-Function Serial in detail.
The I2C is not designed to be hot swappable.
CTS/RTS is not mounted (hardware flow control is not supported for this series.)
14
3: Product
Description
3.2. Product
Description
Feature: Hyper BUS I/F
Error)
The following register is not supported and cannot be used.
− Controller Status Register (HYPERBUSIn_CSR)
− Interrupt Status Register (HYPERBUSIn_ISR)
− Write Protection Register (HYPERBUSIn_WPR)
− Test Register (HYPERBUSIn_TEST)
Correct)
The following register is not supported and cannot be used.
− Controller Status Register (HYPERBUSIn_CSR)
− Interrupt Enable Register (HYPERBUSIn_IEN)
− Interrupt Status Register (HYPERBUSIn_ISR)
− Write Protection Register (HYPERBUSIn_WPR)
− Test Register (HYPERBUSIn_TEST)
Document Number: 002-10635 Rev. *H Page 314 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
266
9. Electric
Characteristics
9.1.7.1 Electrical
Characteristics
Error)
Parameter
Rating
Unit
Remarks
Min
Typ
Max*3
Sector erase time
-
120
180
ms
Large sector*1
Internal preprogramming time included
-
120
180
ms
8kB sector*1
Internal preprogramming time included
-
120
180
ms
4kB sector*1
Internal preprogramming time included
16bit write time(Program)
-
30
60
µs
System-level overhead time excluded*1
32bit write time(Program)
-
30
60
µs
System-level overhead time excluded*1
64bit write time(Program)
-
30
60
µs
System-level overhead time excluded*1
256bit write time(Program)
-
40
70
µs
System-level overhead time excluded*1
Page mode write
time(Program)
-
320
600
µs
System-level overhead time excluded*1
32bit write time(Work)
-
30
60
µs
System-level overhead time excluded*1
Erase count /
Data retention time(Program)*3
1,000/20
years
-
-
-
Temperature at write/erase time
Average temperature TA=+85 degrees Celsius
Erase count /
Data retention time(Work)*3
1,000/20
years
10,000/10
years
100,000/5
years
-
-
-
Temperature at write/erase time
Average temperature TA=+85 degrees Celsius
*1: Guaranteed value for up to 1,000 erases
*2: Guaranteed value for up to 100,000 erases
*3: Target Value
Correct)
Parameter
Rating
Unit
Remarks
Min
Typ
Max
Sector erase time
-
120
180
ms
Large sector*1
Internal preprogramming time included
-
120
180
ms
8 kB sector*1
Internal preprogramming time included
-
120
180
ms
4 kB sector*2
Internal preprogramming time included
16-bit write time (Program)
-
30
60
µs
System-level overhead time excluded*1
32-bit write time (Program)
-
30
60
µs
System-level overhead time excluded*1
64-bit write time (Program)
-
30
60
µs
System-level overhead time excluded*1
256-bit write time (Program)
-
40
70
µs
System-level overhead time excluded*1
Page mode write time
(Program)
-
320
600
µs
System-level overhead time excluded*1
32-bit write time (Work)
-
30
60
µs
System-level overhead time excluded*2
Erase count /
Data retention time (Program)
1,000/20
years
-
-
-
Temperature at write/erase time
Average temperature TA = +85 degrees Celsius
Erase count /
Data retention time (Work)
1,000/20
years
10,000/10
years
100,000/5
years
-
-
-
Temperature at write/erase time
Average temperature TA = +85 degrees Celsius
*1: Guaranteed value for up to 1,000 erases
*2: Guaranteed value for up to 100,000 erases
Document Number: 002-10635 Rev. *H Page 315 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
Rev. *H
4
1. Overview
1.2 Document
Definition
Added the Document Definition as below.
Error
Document Type
Definition
Primary User
Document Code
S6J3310/20/30/40
Datasheet
The function and its
characteristics are
specified quantitatively.
Investigator and hardware
engineer
002-10635
S6J3300 Hardware
Manual
The function and its
operation of S6J3300
series are described.
Software engineer
002-10185
TraveoTM Platform
Hardware Manual
The function and its
operation of CPU core
platform are described.
Software engineer
002-07884
Correct
Document Type
Definition
Primary User
Document Code
S6J3310/20/30/40
Datasheet
This document.
The function and its
characteristics are
specified quantitatively.
Investigator and hardware
engineer
002-10635
S6J3300 Hardware
Manual
S6J3300 Series 32-bit
Microcontroller Traveo™
Family Hardware Manual
The function and its
operation of S6J3300
series are described.
Software engineer
002-10185
TraveoTM Platform
Hardware Manual
32-Bit Microcontroller
Traveo™ Family S6J33xx,
S6J34xx, S6J35xx Series
Hardware Manual
Platform Part
The function and its
operation of CPU core
platform are described.
Software engineer
002-07884
14
3: Product
Description
3.2. Product
Description
Deleted as below.
-Note: The description of the preliminary documentation will be changed without any notification.
Document Number: 002-10635 Rev. *H Page 316 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
175
9. Electric
Characteristics
9.1.3 DC
Characteristics
Added the Hysteresis voltage as below.
Correct)
Hysteresis
voltage
VHYS1
P0_00 to
P0_20,
P2_09 to
P2_19, P3_00
to P3_07,
P3_24 to
P3_31, P4_00
to P4_07
CMOS
hysteresis
input level is
selected
-
0.05×VCC53
-
V
VHYS2
Automotive
input level is
selected
-
0.03×VCC53
-
V
VHYS3
TTL
input level is
selected
-
0.035
-
V
VHYS4
P1_03 to
P1_16, P3_08
to P3_23,
P4_08 to
P4_23
CMOS
hysteresis
input level is
selected
-
0.05×VCC5
-
V
VHYS5
Automotive
input level is
selected
-
0.03×VCC5
-
V
VHYS6
P1_09,
P1_10,
P1_15, P1_16
TTL
input level is
selected
-
0.035
-
V
VHYS7
P1_17 to
P1_31, P2_00
to P2_08,
P4_24 to
P4_31
CMOS
hysteresis
input level is
selected
-
0.05×DVCC
-
V
VHYS8
Automotive
input level is
selected
-
0.03×DVCC
-
V
VHYS9
RSTX
NMIX
-
-
0.05×VCC5
-
V
VHYS10
MD
-
-
0.05×VCC5
-
V
VHYS11
JTAG_NTRST
JTAG_TCK
JTAG_TDI
JTAG_TMS
-
-
0.035
-
V
VHYS12
P0_21 to
P0_31, P1_00
to P1_02
CMOS
hysteresis
input level is
selected
-
0.05×VCC3
-
V
VHYS13
P0_21 to
P0_31
TTL
input level is
selected
-
0.035
-
V
VHYS14
P1_00 to
P1_02
-
-
0.080
-
V
MediaL
B
Document Number: 002-10635 Rev. *H Page 317 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
187
9. Electric
Characteristics
9.1.4.3 Internal
Clock Timing
Added the *4 in “Remarks” column
Error)
SSCG0 output clock
SSCG1 output clock
SSCG2 output clock
SSCG3 output clock
PLL0 output clock
PLL1 output clock
PLL2 output clock
PLL3 output clock
Correct)
SSCG0 output clock *4
SSCG1 output clock *4
SSCG2 output clock *4
SSCG3 output clock *4
PLL0 output clock *4
PLL1 output clock *4
PLL2 output clock *4
PLL3 output clock *4
188
9. Electric
Characteristics
9.1.4.3 Internal
Clock Timing
Added the below *4 sentence.
Error)
(none)
Correct)
*4: The PLLx/SSCGx cannot set under 200MHz.
195,
198,
201,
204,
207,
210,
213,
216,
249
9. Electric
Characteristics
9.1.4 AC
Characteristics
Modified the shading document name as below.
Error)
For details, see the hardware manual.
Correct)
For details, see the Traveo™ Platform Hardware Manual.
227
9. Electric
Characteristics
9.1.4 AC
Characteristics
Modified the shading document name as below.
Error)
Please refer to Product Hardware Manual for available list.
Correct)
Please refer to S6J3300 series Hardware Manual for available list.
Document Number: 002-10635 Rev. *H Page 318 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
265
11. Ordering
Information
Revised as below.
Error)
Part Number *1
Package
S6J331EKEx*******
208-pin plastic TEQFP
(LEW208)
S6J332CKSx*******
208-pin plastic TEQFP
(LEW208)
S6J334CKSx*******
208-pin plastic TEQFP
(LEW208)
S6J331EJAx*******
176-pin plastic TEQFP
(LEV176)
S6J332CJBx*******
176-pin plastic TEQFP
(LEV176)
S6J332CJTx*******
176-pin plastic TEQFP
(LEV176)
S6J332EJBx*******
176-pin plastic TEQFP
(LEV176)
S6J334BJDx*******
176-pin plastic TEQFP
(LEV176)
S6J334CJEx*******
176-pin plastic TEQFP
(LEV176)
S6J334CJTx*******
176-pin plastic TEQFP
(LEV176)
S6J334DJEx*******
176-pin plastic TEQFP
(LEV176)
S6J334DJTx*******
176-pin plastic TEQFP
(LEV176)
S6J334EJAx*******
176-pin plastic TEQFP
(LEV176)
S6J334EJEx*******
176-pin plastic TEQFP
(LEV176)
S6J334EJTx*******
176-pin plastic TEQFP
(LEV176)
S6J334CHBx*******
144-pin plastic TEQFP
(LEX144, LEK144)
Document Number: 002-10635 Rev. *H Page 319 of 322
S6J3310/20/30/40 Series
Page
Section
Change Results
265
11. Ordering
Information
Correct)
Part Number
Package
S6J331EKSESE20000
208-pin plastic TEQFP
(LEW208)
S6J332CKSDSE20000
208-pin plastic TEQFP
(LEW208)
S6J334CKSESE20000
208-pin plastic TEQFP
(LEW208)
S6J331EJSESE20000
176-pin plastic TEQFP
(LEV176)
S6J332EJBDSE20000
176-pin plastic TEQFP
(LEV176)
S6J332EJTDSE20000
176-pin plastic TEQFP
(LEV176)
S6J332EJBESE20000
176-pin plastic TEQFP
(LEV176)
S6J332EJTESE20000
176-pin plastic TEQFP
(LEV176)
S6J332DJEESE20000
176-pin plastic TEQFP
(LEV176)
S6J334BJDDSE20000
176-pin plastic TEQFP
(LEV176)
S6J334EJBESE20000
176-pin plastic TEQFP
(LEV176)
S6J334EJTESE20000
176-pin plastic TEQFP
(LEV176)
S6J334EJEESE20000
176-pin plastic TEQFP
(LEV176)
S6J334DJTESE20000
176-pin plastic TEQFP
(LEV176)
S6J334DJEESE20000
176-pin plastic TEQFP
(LEV176)
S6J334CJBESE20000
176-pin plastic TEQFP
(LEV176)
S6J334CJEESE20000
176-pin plastic TEQFP
(LEV176)
S6J334BJDESE20000
176-pin plastic TEQFP
(LEV176)
S6J334EJTCSE2000A
176-pin plastic TEQFP
(LEV176)
S6J334EJEDSE2000A
176-pin plastic TEQFP
(LEV176)
S6J332EHBESE20000
144-pin plastic TEQFP
(LEX144, LEK144)
S6J334EHEESE20000
144-pin plastic TEQFP
(LEX144, LEK144)
S6J334DHEESE20000
144-pin plastic TEQFP
(LEX144, LEK144)
S6J334DHFESE20000
144-pin plastic TEQFP
(LEX144, LEK144)
S6J334CHEESE20000
144-pin plastic TEQFP
(LEX144, LEK144)
S6J334CHFESE20000
144-pin plastic TEQFP
(LEX144, LEK144)
Document Number: 002-10635 Rev. *H Page 320 of 322
S6J3310/20/30/40 Series
Document History
Document Title: S6J3310 Series/S6J3320 Series/S6J3330 Series/S6J3340 Series, 32-bit Microcontroller Traveo™ Family
Document Number: 002-10635
Revision
ECN
Orig. of
Change
Submission Date
Description of Change
**
5063970
TMOR
01/25/2016
New Spec.
*A
5203759
TMOR
04/06/2016
Correct device revision, Chip ID, LVD spec, DDR-HSSPI spec, Hyper BUS spec,
and MediaLB spec
For detail, see “Major Changes”.
*B
5371697
TMOR
07/25/2016
Additional Handling Devices comments(Method to Switch off VCC12 during Power-
off Sequence), LCD BUS I/F AC spec, Internal operation clock frequency comments,
LVD comments, and ADC Units vs channel comments
The package dimension of TEQFP144 (0.4mm Pitch) correct from the provisional
version to the formal version.
TYPO: I2C Fast Mode
For detail, see “Major Changes”
*C
5622186
MATO
02/07/2017
- ID add
-ICCT, ICCH spec add
-LCD bus I/F spec revise
-Power and RSTX sequence add
-Ordering Information revise
For detail, see “Major Changes”
*D
5691761
HARA
04/27/2017
Updated logo and copyright.
*E
5782663
MATO
06/26/2017
-Special spec of total maximum clamp current add
-Icc12, Icch12 spec change
-Power sequence add
-Flash write/erase spec change
For detail, see “Major Changes”
*F
5947678
MATO
10/27/2017
-Revision change
-Power supply current for S6J33xxxxE add
-Ordering Information change
For detail, see “Major Changes”
*G
5969954
MATO
11/20/2017
-Function list and Product Description change
For detail, see “Major Changes”
Document Number: 002-10635 Rev. *H Page 321 of 322
S6J3310/20/30/40 Series
Revision
ECN
Orig. of
Change
Submission Date
Description of Change
*H
6136290
GSHI
04/17/2018
-Document Definition change
-Hysteresis voltage add in DC Characteristics
-PLLx/SSCGx minimum clock frequencies add in Internal Clock Timing
-Ordering Information change
For detail, see “Major Changes
Document Number: 002-10635 Rev. *H April 17, 2018 Page 322 of 322
S6J3310/20/30/40 Series
Sales, Solutions, and Legal Information
Worldwide Sales and Design Support
Cypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives, and distributors. To find the
office closest to you, visit us at Cypress Locations.
Products
Arm® Cortex® Microcontrollers cypress.com/arm
Automotive cypress.com/automotive
Clocks & Buffers cypress.com/clocks
Interface cypress.com/interface
Internet of Things cypress.com/iot
Memory cypress.com/memory
Microcontrollers cypress.com/mcu
PSoC cypress.com/psoc
Power Management ICs cypress.com/pmic
Touch Sensing cypress.com/touch
USB Controllers cypress.com/usb
Wireless Connectivity cypress.com/wireless
PSoC® Solutions
PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU
Cypress Developer Community
Community | Projects | Video | Blogs | Training |
Components
Technical Support
cypress.com/support
Arm and Cortex are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere.
© Cypress Semiconductor Corporation, 2016-2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC (“Cypress”). This document,
including any software or firmware included or referenced in this document (“Software”), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries
worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other
intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then
Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code
form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to
end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress’s patents that are infringed by the
Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation,
or compilation of the Software is prohibited.
TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE
OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing
device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security
breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause
the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does
not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information
or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application
made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of
weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or
hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage (“Unintended Uses”). A critical component is
any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable,
in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or r elated to all Unintended Uses of Cypress products. You shall indemnify
and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress
products.
Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in
the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.