High Precision, Wideband
RMS-to-DC Converter
AD637
Rev. K
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700 www.analog.com
Fax: 781.461.3113 ©2011 Analog Devices, Inc. All rights reserved.
FEATURES
High accuracy
0.02% maximum nonlinearity, 0 V to 2 V rms input
0.10% additional error to crest factor of 3
Wide bandwidth
8 MHz at 2 V rms input
600 kHz at 100 mV rms
Computes
True rms
Square
Mean square
Absolute value
dB output (60 dB range)
Chip select/power-down feature allows
Analog three-state operation
Quiescent current reduction from 2.2 mA to 350 μA
14-lead SBDIP, 14-lead low cost CERDIP, and 16-lead SOIC_W
FUNCTIONAL BLOCK DIAGRAM
ABSOLUTE
VALUE
DEN INPUT
RMS OUT
dB OUTPUT
BUFF IN
BUFF
OUT
25k
25k
COMMON
CS
OUTPUT
OFFSET
00788-001
SQUARER/
DIVIDER
BIAS
V
IN
C
AV
AD637
Figure 1.
GENERAL DESCRIPTION
The AD637 is a complete, high accuracy, monolithic rms-to-dc
converter that computes the true rms value of any complex
waveform. It offers performance that is unprecedented in
integrated circuit rms-to-dc converters and comparable to
discrete and modular techniques in accuracy, bandwidth, and
dynamic range. A crest factor compensation scheme in the
AD637 permits measurements of signals with crest factors of
up to 10 with less than 1% additional error. The wide band-
width of the AD637 permits the measurement of signals up to
600 kHz with inputs of 200 mV rms and up to 8 MHz when the
input levels are above 1 V rms.
As with previous monolithic rms converters from Analog
Devices, Inc., the AD637 has an auxiliary dB output available to
users. The logarithm of the rms output signal is brought out to a
separate pin, allowing direct dB measurement with a useful
range of 60 dB. An externally programmed reference current
allows the user to select the 0 dB reference voltage to correspond to
any level between 0.1 V and 2.0 V rms.
A chip select connection on the AD637 permits the user to
decrease the supply current from 2.2 mA to 350 μA during periods
when the rms function is not in use. This feature facilitates the
addition of precision rms measurement to remote or handheld
applications where minimum power consumption is critical. In
addition, when the AD637 is powered down, the output goes to a
high impedance state. This allows several AD637s to be tied
together to form a wideband true rms multiplexer.
The input circuitry of the AD637 is protected from overload
voltages in excess of the supply levels. The inputs are not
damaged by input signals if the supply voltages are lost.
The AD637 is available in accuracy Grade J and Grade K for
commercial temperature range (0°C to 70°C) applications, accuracy
Grade A and Grade B for industrial range (−40°C to +85°C) appli-
cations, and accuracy Grade S rated over the −55°C to +125°C
temperature range. All versions are available in hermetically sealed,
14-lead SBDIP, 14-lead CERDIP, and 16-lead SOIC_W packages.
The AD637 computes the true root mean square, mean square,
or absolute value of any complex ac (or ac plus dc) input
waveform and gives an equivalent dc output voltage. The true
rms value of a waveform is more useful than an average
rectified signal because it relates directly to the power of the
signal. The rms value of a statistical signal is also related to the
standard deviation of the signal.
The AD637 is laser wafer trimmed to achieve rated performance
without external trimming. The only external component
required is a capacitor that sets the averaging time period. The
value of this capacitor also determines low frequency accuracy,
ripple level, and settling time.
The on-chip buffer amplifier can be used either as an input
buffer or in an active filter configuration. The filter can be used
to reduce the amount of ac ripple, thereby increasing accuracy.
AD637
Rev. K | Page 2 of 20
TABLE OF CONTENTS
Features .............................................................................................. 1
Functional Block Diagram .............................................................. 1
General Description......................................................................... 1
Revision History ............................................................................... 2
Specifications..................................................................................... 3
Absolute Maximum Ratings............................................................ 5
ESD Caution.................................................................................. 5
Pin Configurations and Function Descriptions ........................... 6
Functional Description .................................................................... 7
Standard Connection................................................................... 8
Chip Select..................................................................................... 8
Optional Trims for High Accuracy ............................................ 8
Choosing the Averaging Time Constant....................................9
Frequency Response .................................................................. 11
AC Measurement Accuracy and Crest Factor........................ 12
Connection for dB Output........................................................ 12
dB Calibration............................................................................. 13
Low Frequency Measurements................................................. 14
Vector Summation ..................................................................... 14
Evaluation Board ............................................................................ 16
Outline Dimensions ....................................................................... 19
Ordering Guide .......................................................................... 20
REVISION HISTORY
2/11—Rev. J to Rev. K
Changes to Figure 15...................................................................... 11
Changes to Figure 16...................................................................... 12
Changes to Evaluation Board Section and Figure 23................. 16
Added Figure 24; Renumbered Sequentially .............................. 17
Changes to Figure 25 Through Figure 29.................................... 17
Changes to Figure 30...................................................................... 18
Added Figure 31.............................................................................. 18
Deleted Table 6; Renumbered Sequentially ................................ 18
Changes to Ordering Guide .......................................................... 20
4/07—Rev. I to Rev. J
Added Evaluation Board Section ................................................. 16
Updated Outline Dimensions....................................................... 20
10/06—Rev. H to Rev. I
Changes to Table 1............................................................................ 3
Changes to Figure 4.......................................................................... 7
Changes to Figure 7.......................................................................... 9
Changes to Figure 16, Figure 18, and Figure 19 ......................... 12
Changes to Figure 20...................................................................... 13
12/05—Rev. G to Rev. H
Updated Format..................................................................Universal
Changes to Figure 1.......................................................................... 1
Changes to Figure 11...................................................................... 10
Updated Outline Dimensions....................................................... 16
Changes to Ordering Guide .......................................................... 17
4/05—Rev. F to Rev. G
Updated Format..................................................................Universal
Changes to Figure 1...........................................................................1
Changes to General Description .....................................................1
Deleted Product Highlights .............................................................1
Moved Figure 4 to Page ....................................................................8
Changes to Figure 5...........................................................................9
Changes to Figure 8........................................................................ 10
Changes to Figure 11, Figure 12, Figure 13, and Figure 14....... 11
Changes to Figure 19...................................................................... 14
Changes to Figure 20...................................................................... 14
Changes to Figure 21...................................................................... 16
Updated Outline Dimensions....................................................... 17
Changes to Ordering Guide.......................................................... 18
3/02—Rev. E to Rev. F
Edits to Ordering Guide ...................................................................3
AD637
Rev. K | Page 3 of 20
SPECIFICATIONS
At 25°C and ±15 V dc, unless otherwise noted.1
Table 1.
AD637J/AD637A AD637K/AD637B AD637S
Parameter Min Typ Max Min Typ Max Min Typ Max Unit
TRANSFER FUNCTION VOUT = 2
IN )(V avg × V
OUT = 2
IN )(V avg × V
OUT = 2
IN )(V avg ×
CONVERSION ACCURACY
Total Error, Internal Trim2
(Figure 5)
±1 ± 0.5 ±0.5 ± 0.2 ±1 ± 0.5 mV ±% of
reading
TMIN to TMAX ±3.0 ± 0.6 ±2.0 ± 0.3 ±6 ± 0.7 mV ± % of
reading
vs. Supply
+VIN = 300 mV
30
150 30 150 30
150 μV/V
vs. Supply
−VIN = −300 mV
100
300 100
300 100
300 μV/V
DC Reversal
Error at 2 V
0.25 0.1 0.25 % of
reading
Nonlinearity 2 V Full Scale3 0.04 0.02 0.04 % of FSR
Nonlinearity 7 V Full Scale 0.05 0.05 0.05 % of FSR
Total Error, External Trim ±0.5 ± 0.1 ±0.25 ± 0.05 ±0.5 ± 0.1 mV ± % of
reading
ERROR VS. CREST FACTOR4
Crest Factor 1 to 2 Specified accuracy Specified accuracy Specified accuracy
Crest Factor = 3 ±0.1 ±0.1 ±0.1 % of
reading
Crest Factor = 10 ±1.0 ±1.0 ±1.0 % of
reading
AVERAGING TIME CONSTANT 25 25 25 ms/μF CAV
INPUT CHARACTERISTICS
Signal Range, ±15 V Supply
Continuous RMS Level 0 to 7 0 to 7 0 to 7 V rms
Peak Transient Input ±15 ±15 ±15 V p-p
Signal Range, ±5 V Supply
Continuous RMS Level 0 to 4 0 to 4 0 to 4 V rms
Peak Transient Input ±6 ±6 ±6 V p-p
Maximum Continuous
Nondestructive
Input Level
(All Supply Voltages)
±15 ±15 ±15 V p-p
Input Resistance 6.4 8 9.6 6.4 8 9.6 6.4 8 9.6
Input Offset Voltage ±0.5 ±0.2 ±0.5 mV
FREQUENCY RESPONSE5
Bandwidth for 1%
Additional Error
(0.09 dB)
VIN = 20 mV 11 11 11 kHz
VIN = 200 mV 66 66 66 kHz
VIN = 2 V 200 200 200 kHz
±3 dB Bandwidth
VIN = 20 mV 150 150 150 kHz
VIN = 200 mV 1 1 1 MHz
VIN = 2 V 8 8 8 MHz
AD637
Rev. K | Page 4 of 20
AD637J/AD637A AD637K/AD637B AD637S
Parameter Min Typ Max Min Typ Max Min Typ Max Unit
OUTPUT CHARACTERISTICS
Offset Voltage ±1 ±0.5 ±1 mV
vs. Temperature ±0.05 ±0.089 ±0.04
±0.056 ±0.04
±0.07 mV/°C
Voltage Swing,
±15 V Supply, 2 kΩ Load
0 to 12.0 13.5 0 to 12.0 13.5 0 to 12.0 13.5 V
Voltage Swing,
±3 V Supply, 2 kΩ Load
0 to 2 2.2 0 to 2 2.2 0 to 2 2.2 V
Output Current 6 6
6 mA
Short-Circuit Current 20 20 20 mA
Resistance
Chip Select High
0.5 0.5 0.5 Ω
Resistance
Chip Select Low
100 100 100
dB OUTPUT
Error, VIN 7 mV to 7 V rms,
0 dB = 1 V rms
±0.5 ±0.3 ±0.5 dB
Scale Factor −3 −3 −3 mV/dB
Scale Factor Temperature
Coefficient
+0.33 +0.33 +0.33 % of
reading/°C
−0.033 −0.033 −0.033 dB/°C
IREF for 0 dB = 1 V rms 5 20 80 5 20 80 5 20
80 μA
IREF Range 1 100 1 100 1 100 μA
BUFFER AMPLIFIER
Input Output
Voltage Range
−VS to (+VS − 2.5 V) −VS to (+VS − 2.5 V) −VS to (+VS − 2.5 V) V
Input Offset Voltage ±0.8 ±2 ±0.5
±1 ±0.8
±2 mV
Input Current ±2 ±10 ±2 ±5 ±2
±10 nA
Input Resistance 108 108 108 Ω
Output Current −0.13 +5 −0.13 +5 −0.13 +5 mA
Short-Circuit Current 20 20 20 mA
Small Signal Bandwidth 1 1 1 MHz
Slew Rate6 5 5 5 V/μs
DENOMINATOR INPUT
Input Range 0 to 10 0 to 10 0 to 10 V
Input Resistance 20 25 30 20 25 30 20 25 30
Offset Voltage ±0.2 ±0.5 ±0.2 ±0.5 ±0.2 ±0.5 mV
CHIP SELECT (CS)
RMS On Level Open or 2.4 V < VC < +VS Open or 2.4 V < VC < +VS Open or 2.4 V < VC < +VS
RMS Off Level VC < 0.2 V VC < 0.2 V VC < 0.2 V
IOUT of Chip Select
CS Low 10 10 10 μA
CS High 0 0 0 μA
On Time Constant 10 + ((25 kΩ) × CAV) 10 + ((25 kΩ) × CAV) 10 + ((25 kΩ) × CAV) μs
Off Time Constant 10 + ((25 kΩ) × CAV) 10 + ((25 kΩ) × CAV) 10 + ((25 kΩ) × CAV) μs
POWER SUPPLY
Operating Voltage Range ±3.0 ±18 ±3.0
±18 ±3.0
±18 V
Quiescent Current 2.2 3 2.2 3 2.2
3 mA
Standby Current 350 450 350
450 350
450 μA
1 Specifications shown in bold are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels.
All minimum and maximum specifications are guaranteed, although only those shown in boldface are tested on all production units.
2 Accuracy specified 0 V rms to 7 V rms dc with AD637 connected, as shown in . Figure 5
3 Nonlinearity is defined as the maximum deviation from the straight line connecting the readings at 10 mV and 2 V.
4 Error vs. crest factor is specified as additional error for 1 V rms.
5 Input voltages are expressed in volts rms. Percent is in % of reading.
6 With external 2 kΩ pull-down resistor tied to −VS.
AD637
Rev. K | Page 5 of 20
ABSOLUTE MAXIMUM RATINGS
Table 2.
Parameter Rating
ESD Rating 500 V
Supply Voltage ±18 V dc
Internal Quiescent Power Dissipation 108 mW
Output Short-Circuit Duration Indefinite
Storage Temperature Range −65°C to +150°C
Lead Temperature (Soldering 10 sec) 300°C
Rated Operating Temperature Range
AD637J, AD637K 0°C to 70°C
AD637A, AD637B −40°C to +85°C
AD637S, 5962-8963701CA −55°C to +125°C
Stresses above those listed under Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress
rating only; functional operation of the device at these or any
other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
ESD CAUTION
AD637
Rev. K | Page 6 of 20
PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS
BUFF IN
1
NC
2
COMMON
3
OUTPUT OFFSET
4
BUFF OUT
14
V
IN
13
NC
12
+V
S
11
CS
5
–V
S
10
DEN INPUT
6
RMS OUT
9
dB OUTPUT
7
C
AV
8
NC = NO CONNECT
AD637
TOP VIEW
(Not to Scale)
00788-002
Figure 2. 14-Lead SBDIP/CERDIP Pin Configuration
BUFF IN
1
NC
2
COMMON
3
OUTPUT OFFSET
4
BUFF OU
T
16
V
IN
15
NC
14
+V
S
13
CS
5
–V
S
12
DEN INPUT
6
RMS OUT
11
dB OUTPUT
7
C
AV
10
NC
8
NC
9
NC = NO CONNECT
AD637
TOP VIEW
(Not to Scale)
00788-003
Figure 3. 16-Lead SOIC_W Pin Configuration
Table 3. 14-Lead SBDIP/CERDIP Pin Function Descriptions
Pin No. Mnemonic Description
1 BUFF IN Buffer Input
2, 12 NC No Connection
3 COMMON Analog Common
4 OUTPUT OFFSET Output Offset
5 CS Chip Select
6 DEN INPUT Denominator Input
7 dB OUTPUT dB Output
8 CAV Averaging Capacitor Connection
9 RMS OUT RMS Output
10 −VS Negative Supply Rail
11 +VS Positive Supply Rail
13 VIN Signal Input
14 BUFF OUT Buffer Output
Table 4. 16-Lead SOIC_W Pin Function Descriptions
Pin No. Mnemonic Description
1 BUFF IN Buffer Input
2, 8, 9, 14 NC No Connection
3 COMMON Analog Common
4 OUTPUT OFFSET Output Offset
5 CS Chip Select
6 DEN INPUT Denominator Input
7 dB OUTPUT dB Output
10 CAV Averaging Capacitor Connection
11 RMS OUT RMS Output
12 −VS Negative Supply Rail
13 +VS Positive Supply Rail
15 VIN Signal Input
16 BUFF OUT Buffer Output
AD637
Rev. K | Page 7 of 20
FUNCTIONAL DESCRIPTION
FILTER/AMPLIFIER
24k
24k
ONE QUADRANT
SQUARER/DIVIDER
BUFFER
AMPLIFIER
Q1
Q2 Q3
Q4
125
6k
6k
12k
24k
A5
A1
A2
ABSOLUTE VALUE VOLTAGE TO
CURRENT CONVERTER
I
1
I
3
I
4
A4
A3
BIAS
Q5
C
AV
+V
S
RMS
OUT
COMMON
CS
DEN
INPUT
OUTPUT
OFFSET
dB
OUTPUT
AD637
BUFF OUT
BUFF IN
–V
S
00788-004
14
1
13
10
4
6
5
3
7
9
11
8
V
IN
Figure 4. Simplified Schematic
The AD637 embodies an implicit solution of the rms equation
that overcomes the inherent limitations of straightforward rms
computation. The actual computation performed by the AD637
follows the equation
=rmsV
V
AvgrmsV IN2
Figure 4 is a simplified schematic of the AD637, subdivided
into four major sections: absolute value circuit (active rectifier),
squarer/divider, filter circuit, and buffer amplifier. The input
voltage (VIN), which can be ac or dc, is converted to a unipolar
current I1 by the active rectifiers A1 and A2. I1 drives one input
of the squarer/divider, which has the transfer function
3
1
4I
I
I2
=
The output current of the squarer/divider I4 drives A4, forming
a low-pass filter with the external averaging capacitor. If the RC
time constant of the filter is much greater than the longest period
of the input signal, then the A4 output is proportional to the
average of I4. The output of this filter amplifier is used by A3
to provide the denominator current I3, which equals Avg I4 and
is returned to the squarer/divider to complete the implicit rms
computation
rmsI
I
I
AvgI 1
4
1
4=
=2
and
VOUT = VIN rms
To compute the absolute value of the input signal, the averaging
capacitor is omitted. However, a small capacitance value at the
averaging capacitor pin is recommended to maintain stability;
5 pF is sufficient for this purpose. The circuit operates identically
to that of the rms configuration, except that I3 is now equal to
I4, giving
4
1
I
I2
4
I=
I4 = |I1|
The denominator current can also be supplied externally by
providing a reference voltage (VREF) to Pin 6. The circuit operates
identically to the rms case, except that I3 is now proportional to
VREF. Therefore,
3
1
I
I
Avg
2
4
I=
and
DEN
IN
OUT V
V
V
2
=
This is the mean square of the input signal.
AD637
Rev. K | Page 8 of 20
STANDARD CONNECTION
The AD637 is simple to connect for a majority of rms
measurements. In the standard rms connection shown in Figure 5,
only a single external capacitor is required to set the averaging
time constant. In this configuration, the AD637 computes the
true rms of any input signal. An averaging error, the magnitude
of which is dependent on the value of the averaging capacitor,
is present at low frequencies. For example, if the filter capacitor,
CAV, is 4 μF, the error is 0.1% at 10 Hz and increases to 1% at
3 Hz. To measure ac signals, the AD637 can be ac-coupled by
adding a nonpolar capacitor in series with the input, as shown
in Figure 5.
1
25k
DEN
INPUT
BUFF IN BUFF
OUT
SQUARER/
DIVIDER
–V
S
CS
dB OUTPUT
3 COMMON
BIAS
2NC
4
OUTPUT
OFFSET
4.7k
+V
S
5
25k
6
7 8
9
10
+V
S
11
12NC
13
14
NC
V
IN
V
OUT
=V
IN2
(OPTIONAL)
C
AV
+
AD637
ABSOLUTE
VALUE
00788-005
–V
S
+V
S
C
AV
V
IN
Figure 5. Standard RMS Connection
The performance of the AD637 is tolerant of minor variations
in the power supply voltages; however, if the supplies used
exhibit a considerable amount of high frequency ripple, it is
advisable to bypass both supplies to ground through a 0.1 μF
ceramic disc capacitor placed as close to the device as possible.
The output signal range of the AD637 is a function of the
supply voltages, as shown in Figure 6. The output signal can be
used buffered or nonbuffered, depending on the characteristics
of the load. If no buffer is needed, tie the buffer input (Pin 1) to
common. The output of the AD637 is capable of driving 5 mA
into a 2 kΩ load without degrading the accuracy of the device.
20
15
00
10
5
00788-006
SUPPLY VOLTAGE – DUAL SUPPLY (V)
±3 ±5 ±10 ±15 ±18
MAX V
OUT
(Volts 2k Load)
Figure 6. Maximum VOUT vs. Supply Voltage
CHIP SELECT
The AD637 includes a chip select feature that allows the user
to decrease the quiescent current of the device from 2.2 mA to
350 μA. This is done by driving CS, Pin 5, to below 0.2 V dc.
Under these conditions, the output goes into a high impedance
state. In addition to reducing the power consumption,
the outputs of multiple devices can be connected in parallel
to form a wide bandwidth rms multiplexer. Tie Pin 5 high to
disable the chip select.
OPTIONAL TRIMS FOR HIGH ACCURACY
The AD637 includes provisions for trimming out output offset
and scale factor errors resulting in significant reduction in the
maximum total error, as shown in Figure 7. The residual error is
due to a nontrimmable input offset in the absolute value circuit
and the irreducible nonlinearity of the device.
Referring to Figure 8, the trimming process is as follows:
Offset trim: Ground the input signal (VIN) and adjust R1 to
give 0 V output from Pin 9. Alternatively, R1 can be adjusted
to give the correct output with the lowest expected value of VIN.
Scale factor trim: Resistor R4 is inserted in series with the
input to lower the range of the scale factor. Connect the
desired full-scale input to VIN, using either a dc or a calibrated ac
signal, and trim Resistor R3 to give the correct output at Pin 9
(that is, 1 V dc at the input results in a dc output voltage of
l.000 V dc). A 2 V p-p sine wave input yields 0.707 V dc at the
output. Remaining errors are due to the nonlinearity.
AD637
Rev. K | Page 9 of 20
5.0
2.5
–5.0 00.5
ERROR (mV)
1.0
0
–2.5
1.5 2.0
AD637K MAX
INTERNAL TRIM
00788-007
AD637K
EXTERNAL TRIM
AD637K: 0.5mV ± 0.2%
0.25mV ± 0.05%
EXTERNAL
INPUT LEVEL (V)
Figure 7. Maximum Total Error vs.
Input Level AD637K Internal and External Trims
1
25k
DEN
INPUT
BUFF IN BUFF
OUT
SQUARER/
DIVIDER
–V
S
CS
dB OUTPUT
3 COMMON
BIAS
2NC
4
OUTPUT
OFFSET
R2
1M
5
25k
6
7 8
9
10
+V
S
11
12NC
13
14
NC
V
IN
V
OUT
=V
IN2
V
IN
C
AV
+
AD637
ABSOLUTE
VALUE
00788-008
–V
S
+V
S
C
AV
R4
147
SCALE FACTOR TRIM
R1
5
0k
OUTPUT
OFFSET
TRIM
4.7k
–V
S
+V
S
+V
S
R3
1k
Figure 8. Optional External Gain and Offset Trims
CHOOSING THE AVERAGING TIME CONSTANT
The AD637 computes the true rms value of both dc and ac
input signals. At dc, the output tracks the absolute value of the
input exactly; with ac signals, the AD637 output approaches the
true rms value of the input. The deviation from the ideal rms
value is due to an averaging error. The averaging error
comprises an ac component and a dc component. Both
components are functions of input signal frequency f and the
averaging time constant τ (τ: 25 ms/μF of averaging capacitance).
Figure 9 shows that the averaging error is defined as the peak
value of the ac component (ripple) and the value of the dc error.
The peak value of the ac ripple component of the averaging
error is defined approximately by the relationship
()
fwherereadingof%in
f1τ
τ6.3
50 >
DOUBLE-FREQUENCY
RIPPLE
E
O
TIME
AVERAGE ERROR
IDEAL
E
O
00788-009
DC ERROR = AVERAGE OF OUTPUT – IDEAL
Figure 9. Typical Output Waveform for a Sinusoidal Input
This ripple can add a significant amount of uncertainty to the
accuracy of the measurement being made. The uncertainty can
be significantly reduced through the use of a postfiltering
network or by increasing the value of the averaging capacitor.
The dc error appears as a frequency dependent offset at the
output of the AD637 and follows the relationship
readingof%in
f22
4.616.0
1
τ+
Because the averaging time constant, set by CAV, directly sets
the time that the rms converter holds the input signal during
computation, the magnitude of the dc error is determined only
by CAV and is not affected by postfiltering.
SINE WAVE INPUT FREQUENCY (Hz)
100
0.1
1.0
10 10k
DC ERROR OR RIPPLE (% of Reading)
1k100
10
DC ERROR
PEAK RIPPLE
00788-010
Figure 10. Comparison of Percent DC Error to the Percent Peak Ripple over
Frequency Using the AD637 in the Standard RMS Connection with a 1 × μF CAV
The ac ripple component of averaging error is greatly reduced
by increasing the value of the averaging capacitor. There are two
major disadvantages to this: the value of the averaging capacitor
becomes extremely large and the settling time of the AD637
increases in direct proportion to the value of the averaging
capacitor (TS = 115 ms/μF of averaging capacitance). A preferable
method of reducing the ripple is by using the postfilter network,
as shown in Figure 11. This network can be used in either a 1-
pole or 2-pole configuration. For most applications, the 1-pole
filter gives the best overall compromise between ripple and
settling time.
AD637
Rev. K | Page 10 of 20
FOR A SINGLE-POLE
FILTER SHORT RX
AND REMOVE C3
1
25k
DEN
INPUT
BUFF IN BUFF
OUT
–V
S
CS
dB OUTPUT
3COMMON
BIAS
2NC
4
OUTPUT
OFFSET
+V
S
5
25k
6
7 8
9
10
+V
S
11
12NC
13
14 RMS OUT
V
IN
C
AV
+
AD637
ABSOLUTE
VALUE
00788-011
–V
S
+V
S
C
AV
V
IN
+
C2
4.7k
C3
24k
+
RX
24k
SQUARER/
DIVIDER
FOR 1% SETTLING TIME IN SECONDS
MULTIPLY READING BY 0.115
INPUT FREQUENCY (Hz)
100
0.01
1 100k10 100 1k 10k
10
1.0
0.1
10% ERROR
1% ERROR
0.1% ERROR
0.01% ERROR
100
0.01
10
1.0
0.1
00788-012
*%dc ERROR + %RIPPLE (PEAK)
REQUIRED C
AV
(µF)
Figure 12. Values for CAV and 1% Settling Time for Stated % of Reading Averaging
Error* Accuracy Includes ±2% Component Tolerance (see * in Figure)
INPUT FREQUENCY (Hz)
100
0.01
1 100k10 100 1k 10k
10
1
0.1
5% ERROR
1% ERROR
0.1% ERROR
0.01% ERROR
100
0.01
10
1
0.1
00788-013
REQUIRED C
AV
(AND C2)
C2 = 3.3 × C
AV
FOR 1% SETTLING TIME IN SECONDS
MULTIPLY READING BY 0.400
*%dc ERROR + %RIPPLE (PEAK)
ACCURACY ±20% DUE TO
COMPONENT TOLERANCE
Figure 11. 2-Pole Sallen-Key Filter
Figure 12 shows values of CAV and the corresponding averaging
error as a function of sine wave frequency for the standard rms
connection. The 1% settling time is shown on the right side of
Figure 12.
Figure 13 shows the relationship between the averaging error,
signal frequency settling time, and averaging capacitor value.
Figure 13 is drawn for filter capacitor values of 3.3× the
averaging capacitor value. This ratio sets the magnitude of the
ac and dc errors equal at 50 Hz. As an example, by using a 1 μF
averaging capacitor and a 3.3 μF filter capacitor, the ripple for
a 60 Hz input signal is reduced from 5.3% of the reading using
the averaging capacitor alone to 0.15% using the 1-pole filter.
This gives a factor of 30 reduction in ripple, and yet the settling
time only increases by a factor of 3. The values of filter
Capacitor CAV and Filter Capacitor C2 can be calculated for
the desired value of averaging error and settling time by using
Figure 13.
Figure 13. Values of CAV, C2, and 1% Settling Time for Stated % of Reading
Averaging Error* for 1-Pole Post Filter (see * in Figure)
INPUT FREQUENCY (Hz)
100
0.01 1110
100 1k 10k
10
1
0.1
00k
5% ERROR
1% ERROR
0.1% ERROR
0.01% ERROR
100
0.01
10
1
0.1
00788-014
*%dc ERROR + %RIPPLE (PEAK)
ACCURACY ±20% DUE TO
COMPONENT TOLERANCE
REQUIRED CAV (AND C2 + C3)
C2 = C3 = 2.2 × CAV
FOR 1% SETTLING TIME IN SECONDS
MULTIPLY READING BY 0.365
The symmetry of the input signal also has an effect on the
magnitude of the averaging error. Table 5 gives the practical
component values for various types of 60 Hz input signals.
These capacitor values can be directly scaled for frequencies
other than 60 Hz—that is, for 30 Hz, these values are doubled,
and for 120 Hz they are halved.
For applications that are extremely sensitive to ripple, the 2-pole
configuration is suggested. This configuration minimizes capacitor
values and the settling time while maximizing performance. Figure 14. Values of CAV, C2, and C3 and 1% Settling Time for Stated % of
Reading Averaging Error* for 2-Pole Sallen-Key Filter (see * in Figure)
Figure 14 can be used to determine the required value of CAV,
C2, and C3 for the desired level of ripple and settling time.
AD637
Rev. K | Page 11 of 20
Table 5. Practical Values of CAV and C2 for Various Input Waveforms
Recommended Standard Values for CAV and C2
for 1% Averaging Error @ 60 Hz with T = 16.6 ms
Input Waveform
and Period
Absolute Value
Circuit Waveform
and Period
Minimum R × CAV
Time Constant CAV (μF) C2 (μF)
1% Settling
Time
Symmetrical Sine Wave
A
0V
T
1/2T
1/2T 0.47 1.5 181 ms
Sine Wave with dc Offset
B
0V
T
T
T 0.82 2.7 325 ms
Pulse Train Waveform
C
T
2
0V
T
T2
T
10 (T − T2) 6.8 22 2.67 sec
D
T
2
0V
T
T
2
T
10 (T − 2T2) 5.6 18 2.17 sec
FREQUENCY RESPONSE
The frequency response of the AD637 at various signal levels is
shown in Figure 15. The dashed lines show the upper frequency
limits for 1%, 10%, and ±3 dB of additional error. For example,
note that for 1% additional error with a 2 V rms input, the
highest frequency allowable is 200 kHz. A 200 mV signal can
be measured with 1% error at signal frequencies up to 100 kHz.
To take full advantage of the wide bandwidth of the AD637,
care must be taken in the selection of the input buffer amplifier.
To ensure that the input signal is accurately presented to the
converter, the input buffer must have a −3 dB bandwidth that is
wider than that of the AD637. Note the importance of slew rate
in this application. For example, the minimum slew rate required
for a 1 V rms, 5 MHz, sine wave input signal is 44 V/μs. The user is
cautioned that this is the minimum rising or falling slew rate
and that care must be exercised in the selection of the buffer
amplifier, because some amplifiers exhibit a two-to-one
difference between rising and falling slew rates. The AD845 is
recommended as a precision input buffer.
10
1k 10M10k
V
OUT
(V)
100k 1M
1
0.1
0.01
1%
±3dB
10%
7V RMS INPUT
2V RMS INPUT
1V RMS INPUT
100mV RMS INPUT
10mV RMS INPUT
00788-015
INPUT FREQUENCY (Hz)
Figure 15. Frequency Response
AD637
Rev. K | Page 12 of 20
AC MEASUREMENT ACCURACY AND CREST
FACTOR
Crest factor is often overlooked in determining the accuracy of
an ac measurement. Crest factor is defined as the ratio of the peak
signal amplitude to the rms value of the signal (CF = VP/V rms).
Most common waveforms, such as sine and triangle waves, have
relatively low crest factors (≤2). Waveforms that resemble low
duty cycle pulse trains, such as those occurring in switching
power supplies and SCR circuits, have high crest factors. For
example, a rectangular pulse train with a 1% duty cycle has
a crest factor of 10 (CF = 1 η).
0
Vp
T
T
CF = 1/
e
IN
(RMS) = 1 V RMS
100µs
= DUTY CYCLE =
100µs
e
0
00788-016
Figure 16. Duty Cycle Timing
PULSE WIDTH (µs)
10
1
0.01 1 100010
INCREASE IN ERROR (%)
100
0.1
CF = 10
CF = 3
00788-017
C
AV
= 22µF
Figure 17. AD637 Error vs. Pulse Width Rectangular Pulse
Figure 18 is a curve of additional reading error for the AD637
for a 1 V rms input signal with crest factors from 1 to 11.
A rectangular pulse train (pulse width 100 μs) is used for this
test because it is the worst-case waveform for rms measurement
(all the energy is contained in the peaks). The duty cycle and
peak amplitude were varied to produce crest factors from l to 10
while maintaining a constant 1 V rms input amplitude.
CREST FACTOR
1.5
0
–1.5
1
11
2
INCREASE IN ERROR (%)
37
8910
1.0
0.5
–0.5
–1.0
0
0788-018
456
POSITIVE INPUT PULSE
CAV = 22µF
Figure 18. Additional Error vs. Crest Factor
2.0
1.8
02.00.5 1.0 1.5
1.2
0.6
0.4
0.2
1.6
1.4
0.8
1.0
CF = 10
CF = 7
CF = 3
0
00788-019
V
IN
(V RMS)
MAGNITUDE OF ERROR (% of RMS Level)
Figure 19. Error vs. RMS Input Level for Three Common Crest Factors
CONNECTION FOR dB OUTPUT
Another feature of the AD637 is the logarithmic, or decibel,
output. The internal circuit that computes dB works well over
a 60 dB range. Figure 20 shows the dB measurement connection.
The user selects the 0 dB level by setting R1 for the proper 0 dB
reference current, which is set to cancel the log output current
from the squarer/divider circuit at the desired 0 dB point. The
external op amp is used to provide a more convenient scale and to
allow compensation of the +0.33%/°C temperature drift of the
dB circuit. The temperature resistor R3, as shown in Figure 20,
is available from Precision Resistor Co., Inc., in Largo, Fla.
(Model PT146). Consult its website for additional information.
AD637
Rev. K | Page 13 of 20
dB CALIBRATION
Refer to Figure 20:
Set VIN = 1.00 V dc or 1.00 V rms
Adjust R1 for 0 dB out = 0.00 V
Set VIN = 0.1 V dc or 0.10 V rms
Adjust R2 for dB out = −2.00 V
Any other dB reference can be used by setting VIN and R1
accordingly.
AD707JN
+V
S
R2
5k
33.2k
R3
1k*
BUFFER
AD637
SQUARER/DIVIDER
FILTER
25k
25k
1
2
3
4
5
6
7
14
13
12
11
10
9
8
C
AV
–V
S
+V
S
+
BUFF
OUT
COMMON
OUTPUT
OFFSET
BUFF IN
NC
CS
DEN
INPUT
dB OUTPUT
V
IN
NC
1µF
V
OUT
+V
S
AD508J
+2.5 V
R1
500k
0dB ADJUST
10k
00788-020
4.7k
+V
S
–V
S
+V
S
SIGNAL
INPUT
dB SCALE
FACTOR
ADJUST
COMPENSATED
dB OUTPUT
+ 100mV/dB
–V
S
60.4
2
34
6
7
ABSOLUTE
VALUE
BIAS
SECTION
*1k + 3500ppm
SEE TEXT
NC = NO CONNECT
Figure 20. dB Connection
AD637
Rev. K | Page 14 of 20
BUFFER
AD637
SQUARER/DIVIDER
BIAS
SECTION
FILTER
25k
1
2
3
4
5
6
7
14
13
12
11
10
9
8
C
AV
+
ABSOLUTE
VALUE
NC SIGNAL
INPUT
NC
AD548JN
FILTERED
V
RMS OUTPUT
1µF
1000pF
6.8M
1M
R
3.3M
V RMS
0
0788-021
4.7k
+V
S
BUFF
OUT
COMMON
OUTPUT
OFFSET
BUFF IN
CS
DEN
INPUT
dB OUTPUT
V
IN
V
OUT
–V
S
+V
S
NOTES
1. VALUES CHOSEN TO GIVE 0.1% AVERAGING ERROR @ 1Hz.
2. NC = NO CONNECT.
C
AV1
3.3µF
499k 1%
V
IN2
–V
S
+V
S
100µF
25k
V–
3
24
7
6
V+
3.3M
1µF
+V
S
–V
S
50k
OUTPUT
OFFSET
ADJUST
Figure 21. AD637 as a Low Frequency RMS Converter
LOW FREQUENCY MEASUREMENTS
If the frequencies of the signals to be measured are below 10 Hz,
the value of the averaging capacitor required to deliver even 1%
averaging error in the standard rms connection becomes
extremely large. Figure 21 shows an alternative method of
obtaining low frequency rms measurements. The averaging
time constant is determined by the product of R and CAV1, in
this circuit, 0.5 sec/μF of CAV. This circuit permits a 20:1
reduction in the value of the averaging capacitor, permitting the
use of high quality tantalum capacitors. It is suggested that the
2-pole, Sallen-Key filter shown in Figure 21 be used to obtain a
low ripple level and minimize the value of the averaging
capacitor.
If the frequency of interest is below 1 Hz, or if the value of the
averaging capacitor is still too large, the 20:1 ratio can be
increased. This is accomplished by increasing the value of R.
If this is done, it is suggested that a low input current, low offset
voltage amplifier, such as the AD548, be used instead of the
internal buffer amplifier. This is necessary to minimize the
offset error introduced by the combination of amplifier input
currents and the larger resistance.
VECTOR SUMMATION
Vector summation can be accomplished through the use of two
AD637s, as shown in Figure 22. Here, the averaging capacitors
are omitted (nominal 100 pF capacitors are used to ensure
stability of the filter amplifier), and the outputs are summed as
shown. The output of the circuit is
22
YX
OUT VVV +=
This concept can be expanded to include additional terms by
feeding the signal from Pin 9 of each additional AD637 through
a 10 kΩ resistor to the summing junction of the AD711 and
tying all of the denominator inputs (Pin 6) together.
If CAV is added to IC1 in this configuration, then the output is
22
YX VV +
If the averaging capacitor is included on both IC1 and IC2, the
output is
22
YX VV +
This circuit has a dynamic range of 10 V to 10 mV and is
limited only by the 0.5 mV offset voltage of the AD637.
The useful bandwidth is 100 kHz.
AD637
Rev. K | Page 15 of 20
BUFFER
AD637
SQUARER/DIVIDER
BIAS
SECTION
FILTER
1
2
3
4
5
6
7
14
13
12
11
10
9
ABSOLUTE
VALUE
100pF
V
X
IN
BUFFER
AD637
SQUARER/DIVIDER
FILTER
25k
25k
1
2
3
4
5
6
7
14
13
12
11
10
9
8
ABSOLUTE
VALUE
100pF
V
Y
IN
5pF
10k
AD711K
EXPANDABLE
10k
10k
IC1
IC2
00788-022
C
AV
BUFF
OUT
COMMON
OUTPUT
OFFSET
BUFF IN
NC
CS
DEN
INPUT
dB OUTPUT
NC
V
OUT
4.7k
+V
S
COMMON
OUTPUT
OFFSET
BUFF IN
NC
CS
DEN
INPUT
dB OUTPUT
4.7k
+V
S
BUFF
OUT
NC
V
OUT
8
–V
S
–V
S
–V
S
+V
S
BIAS
SECTION
V
X2
+ V
Y2
V
OUT
=
–V
S
+V
S
20k
+V
S
+V
S
25k
25k
Figure 22. Vector Sum Configuration
AD637
Rev. K | Page 16 of 20
EVALUATION BOARD
Figure 23 shows a digital image of the AD637-EVALZ, an
evaluation board specially designed for the AD637. It is
available at www.analog.com and is fully tested and ready for
bench testing after connecting power and signal I/O. The circuit
is configured for dual power supplies, and standard BNC
connectors serve as the signal input and output ports.
Referring to the schematic in Figure 30, the input connector
RMS_IN is capacitively coupled to Pin 15 (VIN of SOIC package) of
the AD637. The DC_OUT connector is connected to Pin 11,
RMS OUT, with provisions for connections to the output buffer
between Pin 1 and Pin 16. The buffer is an uncommitted op
amp, and is configured on the AD637-EVALZ as a low-pass
Sallen-Key filter whose fC < 0.5 Hz. Users can connect to the
buffer by moving the FILTER switch to the on position.
DC_OUT is still the output of the AD637, and the test loop,
BUF_OUT, is the output of the buffer. The R2 trimmer adjusts
the output offset voltage.
The LPF frequency is changed by changing the component
values of CF1, CF2, R4, and R5. See Figure 24 and Figure 30 to
locate these components. Note that a wide range of capacitor
and resistor values can be used with the AD637 buffer amplifier.
00788-123
Figure 23. AD637-EVALZ
AD637
Rev. K | Page 17 of 20
0
0788-124
Figure 24. AD637-EVALZ Assembly
00788-125
Figure 25. Component Side Silkscreen
00788-126
Figure 26. Evaluation Board—Component Side Copper
00788-127
Figure 27. Evaluation Board—Secondary Side Copper
00788-128
Figure 28. Evaluation Board—Internal Power Plane
00788-129
Figure 29. Evaluation Board—Internal Ground Plane
AD637
Rev. K | Page 18 of 20
00788-130
GND1 GND2 GND3 GND4
C1
10µF
25V
C2
10µF
25V
V
S
+
+
V
S
–V
S
+V
S
+
+
CF2
47µF
25V
C
AV
22µF
16V
+
CF1
47µF
25V
+
+
C3
0.1µF
CIN
22µF
16V
BUF_OUT
DC_OUT
RMS_IN
DC_OUT
2
1
4
3
6
5
8
7
15
16
13
14
11
12
9
10
NC
BUFF IN
OUTPUT
OFFSET
COMMON
DEN INPUT
CS
NC
Z1
AD637
dB OUTPUT
V
IN
BUFF OUT
+V
S
NC
RMS OUT
–V
S
NC
C
AV
R3
4.7k
+V
S
C4
0.1µF
–V
S
R4
24.3k
R1
1M
R2
50k
DB_OUT
BUF_IN
RMS_IN
R5
24.3k
+V
S
+V
S
–V
S
4
1
2
3
5
6
IN
OUT
FILTER
Figure 30. Evaluation Board Schematic
00788-131
PRECISION DMM TO
MONITOR VOUT
POWER
SUPPLY
A
C OR DC INPUT SIGNAL SOURCE
FROM PRECISION CALIBRATOR
OR FUNCTION GENERATOR
Figure 31. AD637-EVALZ Typical Bench Configuration
AD637
Rev. K | Page 19 of 20
OUTLINE DIMENSIONS
ONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSION
(IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FO
R
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN
.
14
17
80.310 (7.87)
0.220 (5.59)
PIN 1
0.080 (2.03) MAX
0.005 (0.13) MIN
SEATING
PLANE
0.023 (0.58)
0.014 (0.36)
0.060 (1.52)
0.015 (0.38)
0.200 (5.08)
MAX
0.200 (5.08)
0.125 (3.18) 0.070 (1.78)
0.030 (0.76)
0.100 (2.54)
BSC
0.150
(3.81)
MIN
0.765 (19.43) MAX
0.320 (8.13)
0.290 (7.37)
0.015 (0.38)
0.008 (0.20)
Figure 32. 14-Lead Side-Brazed Ceramic Dual In-Line Package [SBDIP]
(D-14)
Dimensions shown in inches and (millimeters)
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.
0.310 (7.87)
0.220 (5.59)
0.005 (0.13) MIN 0.098 (2.49) MAX
0.100 (2.54) BSC
15°
0.320 (8.13)
0.290 (7.37)
0.015 (0.38)
0.008 (0.20)
SEATING
PLANE
0.200 (5.08)
MAX
0.785 (19.94) MAX
0.150
(3.81)
MIN
0.200 (5.08)
0.125 (3.18)
0.023 (0.58)
0.014 (0.36) 0.070 (1.78)
0.030 (0.76)
0.060 (1.52)
0.015 (0.38)
PIN 1
17
814
Figure 33. 14-Lead Ceramic Dual In-Line Package [CERDIP]
(Q-14)
Dimensions shown in inches and (millimeters)
AD637
Rev. K | Page 20 of 20
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.
COMPLIANT TO JEDEC STANDARDS MS-013-AA
10.50 (0.4134)
10.10 (0.3976)
0.30 (0.0118)
0.10 (0.0039)
2.65 (0.1043)
2.35 (0.0925)
10.65 (0.4193)
10.00 (0.3937)
7.60 (0.2992)
7.40 (0.2913)
0.75(0.0295)
0.25(0.0098)
45°
1.27 (0.0500)
0.40 (0.0157)
C
OPLANARITY
0.10 0.33 (0.0130)
0.20 (0.0079)
0.51 (0.0201)
0.31 (0.0122)
SEATING
PLANE
16 9
8
1
1.27 (0.0500)
BSC
03-27-2007-B
Figure 34. 16-Lead Standard Small Outline Package [SOIC_W]
Wide Body (RW-16)
Dimensions shown in millimeters and (inches)
ORDERING GUIDE
Model1 Notes Temperature Range Package Description Package Option
5962-8963701CA 2 −55°C to +125°C 14-Lead CERDIP Q-14
AD637AQ −40°C to +85°C 14-Lead CERDIP Q-14
AD637AR −40°C to +85°C 16-Lead SOIC_W RW-16
AD637ARZ −40°C to +85°C 16-Lead SOIC_W RW-16
AD637BQ −40°C to +85°C 14-Lead CERDIP Q-14
AD637BR −40°C to +85°C 16-Lead SOIC_W RW-16
AD637BRZ −40°C to +85°C 16-Lead SOIC_W RW-16
AD637JD 0°C to 70°C 14-Lead SBDIP D-14
AD637JDZ 0°C to 70°C 14-Lead SBDIP D-14
AD637JQ 0°C to 70°C 14-Lead CERDIP Q-14
AD637JR 0°C to 70°C 16-Lead SOIC_W RW-16
AD637JR-REEL 0°C to 70°C 16-Lead SOIC_W RW-16
AD637JR-REEL7 0°C to 70°C 16-Lead SOIC_W RW-16
AD637JRZ 0°C to 70°C 16-Lead SOIC_W RW-16
AD637JRZ-RL 0°C to 70°C 16-Lead SOIC_W RW-16
AD637JRZ-R7 0°C to 70°C 16-Lead SOIC_W RW-16
AD637KD 0°C to 70°C 14-Lead SBDIP D-14
AD637KDZ 0°C to 70°C 14-Lead SBDIP D-14
AD637KQ 0°C to 70°C 14-Lead CERDIP Q-14
AD637KRZ 0°C to 70°C 16-Lead SOIC_W RW-16
AD637SD −55°C to +125°C 14-Lead SBDIP D-14
AD637SD/883B −55°C to +125°C 14-Lead SBDIP D-14
AD637SQ/883B −55°C to +125°C 14-Lead CERDIP Q-14
AD637-EVALZ Evaluation Board
1 Z = RoHS Compliant Part.
2 A standard microcircuit drawing is available.
©2007–2011 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D00788-0-2/11(K)