\\\ SPICE Device Model Si4410DY Vishay Siliconix N-Channel 30-V (D-S) MOSFET CHARACTERISTICS * N-Channel Vertical DMOS * Macro Model (Subcircuit Model) * Level 3 MOS * Apply for both Linear and Switching Application * Accurate over the -55 to 125C Temperature Range * Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics DESCRIPTION The attached spice model describes the typical electrical characteristics of the n-channel vertical DMOS. The subcircuit model is extracted and optimized over the -55 to 125C temperature ranges under the pulsed 0-to-10V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage. A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched Cgd model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device. SUBCIRCUIT MODEL SCHEMATIC This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits. Document Number: 71989 29-Jul-03 www.vishay.com 1 SPICE Device Model Si4410DY Vishay Siliconix SPECIFICATIONS (TJ = 25C UNLESS OTHERWISE NOTED) Parameter Symbol Test Conditions Simulated Data Measured Data VGS(th) VDS = VGS, ID = 250A 1.8 ID(on) VDS 5V, VGS = 10V 456 VGS = 10V, ID = 10A 0.011 0.011 VGS = 4.5V, ID = 5A 0.015 0.015 Unit Static Gate Threshold Voltage On-State Drain Current a Drain-Source On-State Resistancea rDS(on) V A Forward Transconductancea gfs VDS = 15V, ID = 10A 31 38 S Diode Forward Voltagea VSD IS = 2.3A, VGS = 0V 0.73 0.70 V 36 37 7 7 b Dynamic Total Gate Charge Gate-Source Charge Qg Qgs VDS = 15V, VGS = 10V, ID = 10A Gate-Drain Charge Qgd 7 7 Turn-On Delay Time td(on) 17 19 Rise Time Turn-Off Delay Time tr td(off) Fall Time tf Source-Drain Reverse Recovery Time trr VDD = 25V, RL = 25 ID 1A, VGEN = 10V, RG = 6 IF = 2.3A, di/dt = 100 A/s 22 9 43 70 70 20 44 40 nC Ns Notes a. Pulse test; pulse width 300 s, duty cycle 2%. b. Guaranteed by design, not subject to production testing. www.vishay.com 2 Document Number: 71989 29-Jul-03 \\\ SPICE Device Model Si4410DY Vishay Siliconix COMPARISON OF MODEL WITH MEASURED DATA (TJ=25C UNLESS OTHERWISE NOTED) Document Number: 71989 29-Jul-03 www.vishay.com 3